## Is Now Part of ## ON Semiconductor® # To learn more about ON Semiconductor, please visit our website at www.onsemi.com Please note: As part of the Fairchild Semiconductor integration, some of the Fairchild orderable part numbers will need to change in order to meet ON Semiconductor's system requirements. Since the ON Semiconductor product management systems do not have the ability to manage part nomenclature that utilizes an underscore (\_), the underscore (\_) in the Fairchild part numbers will be changed to a dash (-). This document may contain device numbers with an underscore (\_). Please check the ON Semiconductor website to verify the updated device numbers. The most current and up-to-date ordering information can be found at <a href="www.onsemi.com">www.onsemi.com</a>. Please email any questions regarding the system integration to Fairchild <a href="guestions@onsemi.com">guestions@onsemi.com</a>. ON Semiconductor and the ON Semiconductor logo are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of ON Semiconductor's product/patent coverage may be accessed at www.onsemi.com/site/pdf/Patent-Marking.pdf. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using ON Semiconductor products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by ON Semiconductor. "Typical" parameters which may be provided in ON Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. ON Semiconductor does not convey any license under its patent rights nor the rights of others. ON Semiconductor products are not designed, intended, or authorized for use as a critical component in life support systems or any EDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use ON Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and hold ON Semiconductor and its officer January 2008 # 74AC240, 74ACT240 Octal Buffer/Line Driver with 3-STATE Outputs #### **Features** - I<sub>CC</sub> and I<sub>OZ</sub> reduced by 50% - Inverting 3-STATE outputs drive bus lines or buffer memory address registers - Outputs source/sink 24mA - ACT240 has TTL-compatible inputs ## **General Description** The AC/ACT240 is an octal buffer and line driver designed to be employed as a memory address driver, clock driver and bus oriented transmitter or receiver which provides improved PC board density. ## **Ordering Information** | Order Number | Package<br>Number | Package Description | |--------------|-------------------|-----------------------------------------------------------------------------| | 74AC240SC | M20B | 20-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-013, 0.300" Wide | | 74AC240SJ | M20D | 20-Lead Small Outline Package (SOP), EIAJ TYPE II, 5.3mm Wide | | 74AC240MTC | MTC20 | 20-Lead Thin Shrink Small Outline Package (TSSOP), JEDEC MO-153, 4.4mm Wide | | 74AC240PC | N20A | 20-Lead Plastic Dual-In-Line Package (PDIP), JEDEC MS-001, 0.300" Wide | | 74ACT240SC | M20B | 20-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-013, 0.300" Wide | | 74ACT240SJ | M20D | 20-Lead Small Outline Package (SOP), EIAJ TYPE II, 5.3mm Wide | | 74ACT240MTC | MTC20 | 20-Lead Thin Shrink Small Outline Package (TSSOP), JEDEC MO-153, 4.4mm Wide | | 74ACT240PC | N20A | 20-Lead Plastic Dual-In-Line Package (PDIP), JEDEC MS-001, 0.300" Wide | Device also available in Tape and Reel. Specify by appending suffix letter "X" to the ordering number. ## **Connection Diagram** ## **Pin Description** | Pin Names | Description | |---------------------------------------|------------------------------| | $\overline{OE}_1$ , $\overline{OE}_2$ | 3-STATE Output Enable Inputs | | I <sub>0</sub> —I <sub>7</sub> | Inputs | | $\overline{O}_0$ – $\overline{O}_7$ | Outputs | ## **Logic Symbol** #### IEEE/IEC ## **Truth Tables** | Inp | uts | Outputs | |-----------------|-----|-----------------------| | OE <sub>1</sub> | In | (Pins 12, 14, 16, 18) | | L | L | Н | | L | Н | L | | Н | Х | Z | | Inputs | | Outputs | |-----------------|----|-------------------| | OE <sub>2</sub> | In | (Pins 3, 5, 7, 9) | | L L | L | Н | | L | Н | L | | Н | Х | Z | H = HIGH Voltage Level L = LOW Voltage Level X = Immaterial Z = High Impedance ## **Absolute Maximum Ratings** Stresses exceeding the absolute maximum ratings may damage the device. The device may not function or be operable above the recommended operating conditions and stressing the parts to these levels is not recommended. In addition, extended exposure to stresses above the recommended operating conditions may affect device reliability. The absolute maximum ratings are stress ratings only. | Symbol | Parameter | Rating | |-------------------------------------|-----------------------------------------------------|---------------------------------| | V <sub>CC</sub> | Supply Voltage | -0.5V to +7.0V | | I <sub>IK</sub> | DC Input Diode Current | | | | $V_{I} = -0.5V$ | -20mA | | | $V_{I} = V_{CC} + 0.5$ | +20mA | | VI | DC Input Voltage | -0.5V to V <sub>CC</sub> + 0.5V | | I <sub>OK</sub> | DC Output Diode Current | | | | $V_{O} = -0.5V$ | -20mA | | | $V_{O} = V_{CC} + 0.5V$ | +20mA | | Vo | DC Output Voltage | -0.5V to V <sub>CC</sub> + 0.5V | | Io | DC Output Source or Sink Current | ±50mA | | I <sub>CC</sub> or I <sub>GND</sub> | DC V <sub>CC</sub> or Ground Current per Output Pin | ±50mA | | T <sub>STG</sub> | Storage Temperature | −65°C to +150°C | | T <sub>J</sub> | Junction Temperature | 140°C | ## **Recommended Operating Conditions** The Recommended Operating Conditions table defines the conditions for actual device operation. Recommended operating conditions are specified to ensure optimal performance to the datasheet specifications. Fairchild does not recommend exceeding them or designing to absolute maximum ratings. | Symbol | Parameter | Rating | | | |-----------------|-----------------------------------------------------------------------------------------|--------------|--|--| | V <sub>CC</sub> | Supply Voltage | | | | | | AC | 2.0V to 6.0V | | | | | ACT | 4.5V to 5.5V | | | | V <sub>I</sub> | Input Voltage 0V to V | | | | | V <sub>O</sub> | Output Voltage 0V to V <sub>C</sub> | | | | | T <sub>A</sub> | Operating Temperature -40°C to +85°C | | | | | ΔV / Δt | Minimum Input Edge Rate, AC Devices: 125mV/n | | | | | | V <sub>IN</sub> from 30% to 70% of V <sub>CC</sub> , V <sub>CC</sub> @ 3.3V, 4.5V, 5.5V | | | | | ΔV / Δt | Minimum Input Edge Rate, ACT Devices: 125mV/ns | | | | | | V <sub>IN</sub> from 0.8V to 2.0V, V <sub>CC</sub> @ 4.5V, 5.5V | | | | ## **DC Electrical Characteristics for AC** | | | | | <b>T</b> <sub>A</sub> = - | -25°C | $T_A = -40^{\circ}C \text{ to } +85^{\circ}C$ | | |--------------------------------|-------------------------------------|---------------------|---------------------------------------------------------------------------------------------------------------|---------------------------|-------|-----------------------------------------------|-------| | Symbol | Parameter | V <sub>CC</sub> (V) | Conditions | Тур. | G | uaranteed Limits | Units | | V <sub>IH</sub> | Minimum HIGH Level | 3.0 | V <sub>OUT</sub> = 0.1V or | 1.5 | 2.1 | 2.1 | V | | | Input Voltage | 4.5 | V <sub>CC</sub> – 0.1V | 2.25 | 3.15 | 3.15 | | | | | 5.5 | | 2.75 | 3.85 | 3.85 | | | V <sub>IL</sub> | Maximum LOW Level | 3.0 | V <sub>OUT</sub> = 0.1V or | 1.5 | 0.9 | 0.9 | V | | | Input Voltage | 4.5 | V <sub>CC</sub> – 0.1V | 2.25 | 1.35 | 1.35 | | | | | 5.5 | | 2.75 | 1.65 | 1.65 | | | V <sub>OH</sub> | Minimum HIGH Level | 3.0 | I <sub>OUT</sub> = -50μA | 2.99 | 2.9 | 2.9 | V | | | Output Voltage | 4.5 | | 4.49 | 4.4 | 4.4 | | | | 5.5 | | 5.49 | 5.4 | 5.4 | | | | | | 3.0 | $V_{IN} = V_{IL} \text{ or } V_{IH},$ $I_{OH} = -12\text{mA}$ | | 2.56 | 2.46 | | | | | 4.5 | $V_{IN} = V_{IL} \text{ or } V_{IH},$ $I_{OH} = -24\text{mA}$ | | 3.86 | 3.76 | | | | | 5.5 | $V_{IN} = V_{IL} \text{ or } V_{IH},$<br>$I_{OH} = -24\text{mA}^{(1)}$ | | 4.86 | 4.76 | | | V <sub>OL</sub> | Maximum LOW Level | 3.0 | I <sub>OUT</sub> = 50μA | 0.002 | 0.1 | 0.1 | V | | | Output Voltage | 4.5 | | 0.001 | 0.1 | 0.1 | | | | | 5.5 | | 0.001 | 0.1 | 0.1 | | | | | 3.0 | $V_{IN} = V_{IL} \text{ or } V_{IH},$<br>$I_{OL} = 12\text{mA}$ | | 0.36 | 0.44 | | | | | 4.5 | $V_{IN} = V_{IL} \text{ or } V_{IH},$<br>$I_{OL} = 24\text{mA}$ | | 0.36 | 0.44 | | | | | 5.5 | $V_{IN} = V_{IL} \text{ or } V_{IH},$ $I_{OL} = 24\text{mA}^{(1)}$ | | 0.36 | 0.44 | | | I <sub>IN</sub> <sup>(2)</sup> | Maximum Input<br>Leakage Current | 5.5 | V <sub>I</sub> = V <sub>CC</sub> , GND | | ±0.1 | ±1.0 | μΑ | | I <sub>OZ</sub> | Maximum 3-STATE<br>Leakage Current | 5.5 | $\begin{aligned} &V_{I}\left(OE\right)=V_{IL},V_{IH};\\ &V_{I}=V_{CC},GND;\\ &V_{O}=V_{CC},GND \end{aligned}$ | | ±0.25 | ±2.5 | μA | | I <sub>OLD</sub> | Minimum Dynamic | 5.5 | V <sub>OLD</sub> = 1.65V Max. | | | 75 | mA | | I <sub>OHD</sub> | Output Current <sup>(3)</sup> | 5.5 | V <sub>OHD</sub> = 3.85V Min. | | | -75 | mA | | I <sub>CC</sub> <sup>(2)</sup> | Maximum Quiescent<br>Supply Current | 5.5 | $V_{IN} = V_{CC}$ or GND | | 4.0 | 40.0 | μA | #### Notes: - 1. All outputs loaded; thresholds on input associated with output under test. - 2. $I_{IN}$ and $I_{CC}$ @ 3.0V are guaranteed to be less than or equal to the respective limit @ 5.5V $V_{CC}$ . - 3. Maximum test duration 2.0ms, one output loaded at a time. ## **DC Electrical Characteristics for ACT** | | | | | <b>T</b> <sub>A</sub> = - | ⊦25°C | $T_A = -40^{\circ}C \text{ to } +85^{\circ}C$ | | |------------------|-------------------------------------|-------------|------------------------------------------------|---------------------------|-------|-----------------------------------------------|-------| | Symbol | Parameter | $V_{CC}(V)$ | Conditions | Тур. | G | uaranteed Limits | Units | | V <sub>IH</sub> | Minimum HIGH Level | 4.5 | $V_{OUT} = 0.1V$ or | 1.5 | 2.0 | 2.0 | V | | | Input Voltage | 5.5 | V <sub>CC</sub> – 0.1V | 1.5 | 2.0 | 2.0 | | | V <sub>IL</sub> | Maximum LOW | 4.5 | $V_{OUT} = 0.1V$ or | 1.5 | 0.8 | 0.8 | V | | | Level Input Voltage | 5.5 | V <sub>CC</sub> – 0.1V | 1.5 | 0.8 | 0.8 | | | V <sub>OH</sub> | Minimum HIGH Level | 4.5 | $I_{OUT} = -50\mu A$ | 4.49 | 4.4 | 4.4 | V | | | Output Voltage | 5.5 | | 5.49 | 5.4 | 5.4 | | | | | 4.5 | $V_{IN} = V_{IL} \text{ or } V_{IH},$ | | 3.86 | 3.76 | | | | | | I <sub>OH</sub> = -24mA | | | | | | | | 5.5 | $V_{IN} = V_{IL} \text{ or } V_{IH},$ | | 4.86 | 4.76 | | | | | | $I_{OH} = -24 \text{mA}^{(4)}$ | | | | | | V <sub>OL</sub> | Maximum LOW | 4.5 | $I_{OUT} = 50\mu A$ | 0.001 | 0.1 | 0.1 | V | | | Level Output Voltage | 5.5 | | 0.001 | 0.1 | 0.1 | | | | | 4.5 | $V_{IN} = V_{IL} \text{ or } V_{IH},$ | | 0.36 | 0.44 | | | | | | $I_{OL} = 24mA$ | | | | | | | | 5.5 | $V_{IN} = V_{IL} \text{ or } V_{IH},$ | | 0.36 | 0.44 | | | | | | $I_{OL} = 24 \text{mA}^{(4)}$ | | | | | | I <sub>IN</sub> | Maximum Input<br>Leakage Current | 5.5 | $V_I = V_{CC}$ , GND | | ±0.1 | ±1.0 | μA | | I <sub>OZ</sub> | Maximum 3-STATE<br>Leakage Current | 5.5 | $V_I = V_{IL}, V_{IH};$<br>$V_O = V_{CC}, GND$ | | ±0.25 | ±2.5 | μA | | I <sub>CCT</sub> | Maximum I <sub>CC</sub> /Input | 5.5 | $V_I = V_{CC} - 2.1V$ | 0.6 | | 1.5 | mA | | I <sub>OLD</sub> | Minimum Dynamic | 5.5 | V <sub>OLD</sub> = 1.65V Max. | | | 75 | mA | | I <sub>OHD</sub> | Output Current <sup>(5)</sup> | 5.5 | V <sub>OHD</sub> = 3.85V Min. | | | -75 | mA | | I <sub>CC</sub> | Maximum Quiescent<br>Supply Current | 5.5 | $V_{IN} = V_{CC}$ or GND | | 4.0 | 40.0 | μA | #### Notes: - 4. All outputs loaded; thresholds on input associated with output under test. - 5. Maximum test duration 2.0ms, one output loaded at a time. ## **AC Electrical Characteristics for AC** | | | | T, | $egin{aligned} T_{A} &= +25^{\circ}C, \ C_{L} &= 50 pF \end{aligned}$ | | $T_A = -40^{\circ}C$ to $+85^{\circ}C$ , $C_L = 50pF$ | | | |------------------|---------------------|-------------------|------|-----------------------------------------------------------------------|------|-------------------------------------------------------|------|-------| | Symbol | Parameter | $V_{CC}(V)^{(6)}$ | Min. | Тур. | Max. | Min. | Max. | Units | | t <sub>PLH</sub> | Propagation Delay | 3.3 | 1.5 | 6.0 | 8.0 | 1.0 | 9.0 | ns | | | Data to Output | 5.0 | 1.5 | 4.5 | 6.5 | 1.0 | 7.0 | | | t <sub>PHL</sub> | Propagation Delay | 3.3 | 1.5 | 5.5 | 8.0 | 1.0 | 8.5 | ns | | | Data to Output | 5.0 | 1.5 | 4.5 | 6.0 | 1.0 | 6.5 | | | t <sub>PZH</sub> | Output Enable Time | 3.3 | 1.5 | 6.0 | 10.5 | 1.0 | 11.0 | ns | | | | 5.0 | 1.5 | 5.0 | 7.0 | 1.0 | 8.0 | | | t <sub>PZL</sub> | Output Enable Time | 3.3 | 1.5 | 7.0 | 10.0 | 1.0 | 11.0 | ns | | | | 5.0 | 1.5 | 5.5 | 8.0 | 1.0 | 8.5 | | | t <sub>PHZ</sub> | Output Disable Time | 3.3 | 1.5 | 7.0 | 10.0 | 1.0 | 10.5 | ns | | | | 5.0 | 1.5 | 6.5 | 9.0 | 1.0 | 9.5 | 1 | | t <sub>PLZ</sub> | Output Disable Time | 3.3 | 1.5 | 7.5 | 10.5 | 1.0 | 11.5 | ns | | | | 5.0 | 1.5 | 6.5 | 9.0 | 1.0 | 9.5 | | ## Note: 6. Voltage range 3.3 is 3.3V $\pm$ 0.3V. Voltage range 5.0 is 5.0V $\pm$ 0.5V. ## **AC Electrical Characteristics for ACT** | | | | T <sub>A</sub> | √ = +25°<br>C <sub>L</sub> = 50p | C,<br>F | T <sub>A</sub> = -40°C<br>C <sub>L</sub> = | to +85°C,<br>50pF | | |------------------|--------------------------------------|-------------------|----------------|----------------------------------|---------|--------------------------------------------|-------------------|-------| | Symbol | Parameter | $V_{CC}(V)^{(7)}$ | Min. | Тур. | Max. | Min. | Max. | Units | | t <sub>PLH</sub> | Propagation Delay,<br>Data to Output | 5.0 | 1.5 | 6.0 | 8.5 | 1.5 | 9.5 | ns | | t <sub>PHL</sub> | Propagation Delay,<br>Data to Output | 5.0 | 1.5 | 5.5 | 7.5 | 1.5 | 8.5 | ns | | t <sub>PZH</sub> | Output Enable Time | 5.0 | 1.5 | 7.0 | 8.5 | 1.0 | 9.5 | ns | | t <sub>PZL</sub> | Output Enable Time | 5.0 | 2.0 | 7.0 | 9.5 | 1.5 | 10.5 | ns | | t <sub>PHZ</sub> | Output Disable Time | 5.0 | 2.0 | 8.0 | 9.5 | 2.0 | 10.5 | ns | | t <sub>PLZ</sub> | Output Disable Time | 5.0 | 2.5 | 6.5 | 10.0 | 2.0 | 10.5 | ns | #### Note: 7. Voltage range 5.0 is $5.0V \pm 0.5V$ . ## Capacitance | Symbol | Parameter | Conditions | Тур. | Units | |-----------------|-------------------------------|------------------------|------|-------| | C <sub>IN</sub> | Input Capacitance | V <sub>CC</sub> = OPEN | 4.5 | pF | | $C_{PD}$ | Power Dissipation Capacitance | V <sub>CC</sub> = 5.0V | 45.0 | pF | ## **Physical Dimensions** 13.00 12.60 11.43 В 9.50 10.65 7.60 10.00 7.40 PIN ONE 0.35 INDICATOR **⊕** 0.25 **M** C B A LAND PATTERN RECOMMENDATION 2.65 MAX SEE DETAIL A 0.33 С 0.20 △ 0.10 C 0.30 0.10 NOTES: UNLESS OTHERWISE SPECIFIED (R0.10)A) THIS PACKAGE CONFORMS TO JEDEC GAGE PLANE MS-013, VARIATION AC, ISSUE E (R0.10) B) ALL DIMENSIONS ARE IN MILLIMETERS. 0.25 C) DIMENSIONS DO NOT INCLUDE MOLD FLASH OR BURRS. D) CONFORMS TO ASME Y14.5M-1994 1.27 0.40 SEATING PLANE E) LANDPATTERN STANDARD: SOIC127P1030X265-20L -(1.40)-DETAIL A SCALE: 2:1 F) DRAWING FILENAME: MKT-M20BREV3 Figure 1. 20-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-013, 0.300" Wide Package drawings are provided as a service to customers considering Fairchild components. Drawings may change in any manner without notice. Please note the revision and/or date on the drawing and contact a Fairchild Semiconductor representative to verify or obtain the most recent revision. Package specifications do not expand the terms of Fairchild's worldwide terms and conditions, specifically the warranty therein, which covers Fairchild products. Always visit Fairchild Semiconductor's online packaging area for the most recent package drawings: http://www.fairchildsemi.com/packaging/ ## Physical Dimensions (Continued) LAND PATTERN RECOMMENDATION DIMENSIONS ARE IN MILLIMETERS #### NOTES: A. CONFORMS TO EIAJ EDR-7320 REGISTRATION, ESTABLISHED IN DECEMBER, 1998. B. DIMENSIONS ARE IN MILLIMETERS. C. DIMENSIONS ARE EXCLUSIVE OF BURRS, MOLD FLASH, AND TIE BAR EXTRUSIONS. M20DREVC Figure 2. 20-Lead Small Outline Package (SOP), EIAJ TYPE II, 5.3mm Wide Package drawings are provided as a service to customers considering Fairchild components. Drawings may change in any manner without notice. Please note the revision and/or date on the drawing and contact a Fairchild Semiconductor representative to verify or obtain the most recent revision. Package specifications do not expand the terms of Fairchild's worldwide terms and conditions, specifically the warranty therein, which covers Fairchild products. Always visit Fairchild Semiconductor's online packaging area for the most recent package drawings: http://www.fairchildsemi.com/packaging/ ## Physical Dimensions (Continued) DIMENSIONS ARE IN MILLIMETERS #### NOTES: - A. CONFORMS TO JEDEC REGISTRATION MD-153, VARIATION AC, REF NOTE 6, DATE 7/93. - B. DIMENSIONS ARE IN MILLIMETERS. - DIMENSIONS ARE EXCLUSIVE OF BURRS, MOLDS FLASH, AND TIE BAR EXTRUSIONS. - D. DIMENSIONS AND TOLERANCES PER ANSI Y14.5M, 1982. ## 0.09-0.20 -12.00° R0.09min GAGE PLANE -0.6±0.1 R0.09min -1.00 SEE DETAIL A DETAIL A #### MTC20REVD1 #### Figure 3. 20-Lead Thin Shrink Small Outline Package (TSSOP), JEDEC MO-153, 4.4mm Wide Package drawings are provided as a service to customers considering Fairchild components. Drawings may change in any manner without notice. Please note the revision and/or date on the drawing and contact a Fairchild Semiconductor representative to verify or obtain the most recent revision. Package specifications do not expand the terms of Fairchild's worldwide terms and conditions, specifically the warranty therein, which covers Fairchild products. Always visit Fairchild Semiconductor's online packaging area for the most recent package drawings: http://www.fairchildsemi.com/packaging/ ## Physical Dimensions (Continued) NOTES: A. CONFORMS TO JEDEC REGISTRATION MS-001, VARIATIONS AD. B. ALL DIMENSIONS ARE IN MILLIMETERS © DOES NOT INCLUDE MOLD FLASH OR PROTRUSIONS. MOLD FLASH OR PROTRUSIONS SHALL NOT EXCEED (D) DOES NOT INCLUDE DAMBAR PROTRUSIONS. DAMBAR PROTRUSIONS SHALL NOT EXCEED E. DIMENSIONING AND TOLERANCING PER ASME Y14.5M-1994. F. DRAWING FILE NAME: N20AREV8 Figure 4. 20-Lead Plastic Dual-In-Line Package (PDIP), JEDEC MS-001, 0.300" Wide Package drawings are provided as a service to customers considering Fairchild components. Drawings may change in any manner without notice. Please note the revision and/or date on the drawing and contact a Fairchild Semiconductor representative to verify or obtain the most recent revision. Package specifications do not expand the terms of Fairchild's worldwide terms and conditions, specifically the warranty therein, which covers Fairchild products. Always visit Fairchild Semiconductor's online packaging area for the most recent package drawings: http://www.fairchildsemi.com/packaging/ #### **TRADEMARKS** The following includes registered and unregistered trademarks and service marks, owned by Fairchild Semiconductor and/or its global subsidiaries, and is not intended to be an exhaustive list of all such trademarks. ACFx® Build it Now™ CorePLUS™ CROSSVOLT™ CTL™ Current Transfer Logic™ EcoSPARK<sup>®</sup> EZSWITCH™ \* Fairchild<sup>®</sup> Fairchild Semiconductor® FACT Quiet Series™ **FACT**® FAST® FastvCore™ FlashWriter® 3 **FPS™** FRFET® Global Power Resource<sup>sм</sup> Green FPS™ Green FPS™ e-Series™ GTO™ i-Lo™ IntelliMAX™ ISOPLANAR™ MegaBuck™ MICROCOUPLER™ MicroFET™ MicroPak™ MillerDrive™ Motion-SPM™ OPTOLOGIC® OPTOPLANAR® PDP-SPM™ Power220® Power247® POWEREDGE® Power-SPM™ PowerTrench® Programmable Active Droop™ **QFET** QS™ QT Optoelectronics™ Quiet Series™ RapidConfigure™ SMART START™ SPM® STEALTH™ SuperFET™ SuperSOT™-3 SuperSOT™-6 SuperSOT™-8 SyncFET™ SYSTEM ® GENERAL The Power Franchise® p<u>j</u>uwer franchise TinyBoost™ TinyBuck™ TinyLogic® TINYOPTO™ TinyPower™ TinyPWM™ TinyWire™ uSerDes™ UHC<sup>®</sup> Ultra FRFET™ UniFET™ **VCX**<sup>TM</sup> \* EZSWITCH™ and FlashWriter® are trademarks of System General Corporation, used under license by Fairchild Semiconductor. #### DISCLAIMER FAIRCHILD SEMICONDUCTOR RESERVES THE RIGHT TO MAKE CHANGES WITHOUT FURTHER NOTICE TO ANY PRODUCTS HEREIN TO IMPROVE RELIABILITY, FUNCTION, OR DESIGN. FAIRCHILD DOES NOT ASSUME ANY LIABILITY ARISING OUT OF THE APPLICATION OR USE OF ANY PRODUCT OR CIRCUIT DESCRIBED HEREIN; NEITHER DOES IT CONVEY ANY LICENSE UNDER ITS PATENT RIGHTS. NOR THE RIGHTS OF OTHERS. THESE SPECIFICATIONS DO NOT EXPAND THE TERMS OF FAIRCHILD'S WORLDWIDE TERMS AND CONDITIONS. SPECIFICALLY THE WARRANTY THEREIN. WHICH COVERS THESE PRODUCTS. #### LIFE SUPPORT POLICY FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF FAIRCHILD SEMICONDUCTOR CORPORATION. - 1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury of the user. - 2. A critical component in any component of a life support, device, or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness. #### PRODUCT STATUS DEFINITIONS #### **Definition of Terms** | Datasheet Identification | Product Status | Definition | |--------------------------|------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Advance Information | Formative or In Design | This datasheet contains the design specifications for product development. Specifications may change in any manner without notice. | | Preliminary | First Production | This datasheet contains preliminary data; supplementary data will be published at a later date. Fairchild Semiconductor reserves the right to make changes at any time without notice to improve design. | | No Identification Needed | Full Production | This datasheet contains final specifications. Fairchild Semiconductor reserves the right to make changes at any time without notice to improve the design. | | Obsolete | Not In Production | This datasheet contains specifications on a product that has been discontinued by Fairchild Semiconductor. The datasheet is printed for reference information only. | Rev. 132 ON Semiconductor and in are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of ON Semiconductor's product/patent coverage may be accessed at <a href="www.onsemi.com/site/pdf/Patent-Marking.pdf">www.onsemi.com/site/pdf/Patent-Marking.pdf</a>. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor and see no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using ON Semiconductor products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by ON Semiconductor. "Typical" parameters which may be provided in ON Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. ON Semiconductor does not convey any license under its patent rights nor the rights of others. ON Semiconductor products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use ON Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and h #### **PUBLICATION ORDERING INFORMATION** #### LITERATURE FULFILLMENT: Literature Distribution Center for ON Semiconductor 19521 E. 32nd Pkwy, Aurora, Colorado 80011 USA Phone: 303-675-2175 or 800-344-3860 Toll Free USA/Canada Fax: 303-675-2176 or 800-344-3867 Toll Free USA/Canada Email: orderlit@onsemi.com N. American Technical Support: 800–282–9855 Toll Free USA/Canada Europe, Middle East and Africa Technical Support: Phone: 421 33 790 2910 Japan Customer Focus Center Phone: 81–3–5817–1050 ON Semiconductor Website: www.onsemi.com Order Literature: http://www.onsemi.com/orderlit For additional information, please contact your local Sales Representative