



## 1.5-Gbps 2 × 2 LVDS CROSSPOINT SWITCH

#### **FEATURES**

- Designed for Signaling Rates (1) Up To 1.5 Gbps
- Total Jitter < 65 ps
- Pin-Compatible With SN65LVDS22 and SN65LVDM22
- 25 mV of Receiver Input Threshold Hysteresis Over 0-V to 4-V Common-Mode Range
- Inputs Electrically Compatible With CML, LVPECL and LVDS Signal Levels
- Propagation Delay Times, 900 ps Maximum
- LVDT Integrates 110-Ω Terminating Resistor
- Offered in SOIC and TSSOP

### APPLICATIONS

- 10-G (OC-192) Optical Modules
- **622-MHz Central Office Clock Distribution**
- Wireless Basestations
- Low Jitter Clock Repeater/Multiplexer
- **Protection Switching for Serial Backplanes**

#### The signlaing rate of a line is the number of voltage transitions that are made per second expressed in the units bps (bits per second).

#### FUNCTIONAL DIAGRAM **OPERATING SIMULTANEOUSLY** 1DE 1A 1Y 1.5 Gbps 17 2<sup>23</sup> - 1 PRBS **OUTPUT 1** 1B $V_{CC} = 3.3 V$ S0 $|V_{ID}| = 200 \text{ mV}, V_{IC} = 1.2 \text{ V}$ MUX **S**1 Vertical Scale=200 mV/div 2A 2Y **OUTPUT 2** 27 2B 2DE

Integrated Termination on SN65LVDT122 Only

#### DESCRIPTION

The SN65LVDS122 and SN65LVDT122 are crosspoint switches that use low voltage differential signaling (LVDS) to achieve signaling rates as high as 1.5 Gbps. They are pin-compatible speed upgrades to the SN65LVDS22 and SN65LVDM22. The internal signal paths maintain differential signaling for high speeds and low signal skews. These devices have a 0-V to 4-V common-mode input range that accepts LVDS, LVPECL, or CML inputs. Two logic pins (S0 and S1) set the internal configuration between the differential inputs and outputs. This allows the flexibility to perform the following configurations: 2 x 2 crosspoint switch, 2:1 input multiplexer, 1:2 splitter or dual repeater/translator within a single device. Additionally, SN65LVDT122 incorporates a 110- $\Omega$  termination resistor for those applications where board space is a premium. Although these devices are designed for 1.5 Gbps, some applications at a 2-Gbps data rate can be supported depending on loading and signal quality.

The intended application of this device is ideal for loopback switching for diagnostic routines, fanout buffering of clock/data distribution provide protection in fault-tolerant systems, clock multiplexing in optical modules, and for overall signal boosting over extended distances.

The SN65LVDS122 and SN65LVDT122 are characterized for operation from -40°C to 85°C.

Horizontal Scale= 200 ps/div

Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

A

# EYE PATTERNS OF OUTPUTS

### **SN65LVDS122 SN65LVDT122**

SLLS525B-MAY 2002-REVISED JUNE 2004





These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

#### **ORDERING INFORMATION**

| PACKAGE | TERMINATION RESISTOR | PART NUMBER <sup>(1)</sup> | SYMBOLIZATION |
|---------|----------------------|----------------------------|---------------|
| SOIC    | No                   | SN65LVDS122D               | LVDS122       |
| SOIC    | Yes                  | SN65LVDT122D               | LVDT122       |
| TSSOP   | No                   | SN65LVDS122PW              | LVDS122       |
| TSSOP   | Yes                  | SN65LVDT122PW              | LVDT122       |

(1) Add the suffix R for taped and reeled carrier

#### **ABSOLUTE MAXIMUM RATINGS**

over operating free-air temperature range unless otherwise noted<sup>(1)</sup>

|                  |                      |                                              |                     | SN65LVDS122, SN65LVDT122     |
|------------------|----------------------|----------------------------------------------|---------------------|------------------------------|
| V <sub>CC</sub>  | Supply voltage range | (2)                                          |                     | -0.5 V to 4 V                |
|                  |                      | (A, B)                                       |                     | -0.7 V to 4.3 V              |
|                  | Valtaga ranga        | V <sub>A</sub> -V <sub>B</sub>   (LVDT only) |                     | 1 V                          |
|                  | Voltage range        | (DE, S0, S1)                                 |                     | –0.5 V to 4 V                |
|                  |                      | (Y, Z)                                       |                     | -0.5 V to 4 V                |
|                  |                      | Human Body Model <sup>(3)</sup>              | A, B, Y, Z, and GND | ±4 kV                        |
|                  | ESD                  |                                              | All pins            | ±2 kV                        |
|                  |                      | Charged-Device Model <sup>(4)</sup>          | All pins            | ±1500 V                      |
|                  | Continuous power dis | sipation                                     |                     | See Dissipation Rating Table |
| T <sub>stg</sub> | Storage temperature  | range                                        |                     | -65°C to 150°C               |
|                  | Lead temperature 1,6 | mm (1/16 inch) from case for                 | 10 seconds          | 260°C                        |

(1) Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

All voltage values, except differential I/O bus voltages, are with respect to network ground terminal. Tested in accordance with JEDEC Standard 22, Test Method A114-A.7. (2)

(3)

(4) Tested in accordance with JEDEC Standard 22, Test Method C101.

#### **RECOMMENDED OPERATING CONDITIONS**

|                 |                                            |                  | MIN | NOM | MAX | UNIT |
|-----------------|--------------------------------------------|------------------|-----|-----|-----|------|
| V <sub>CC</sub> | Supply voltage                             |                  | 3   | 3.3 | 3.6 | V    |
| V <sub>IH</sub> | High-level input voltage                   | S0, S1, 1DE, 2DE | 2   |     | 4   | V    |
| VIL             | Low-level input voltage                    | S0, S1, 1DE, 2DE | 0   |     | 0.8 | V    |
|                 | Magnitude of differential input voltage    | LVDS             | 0.1 |     | 1   | V    |
| V <sub>ID</sub> | magnitude of differential input voltage    | LVDT             | 0.1 |     | 0.8 |      |
|                 | Input voltage (any combination of common-n | 0                |     | 4   | V   |      |
| T <sub>A</sub>  | Operating free-air temperature             | -40              |     | 85  | °C  |      |

#### PACKAGE DISSIPATION RATINGS

| PACKAGE | T <sub>A</sub> ≤ 25°C<br>POWER RATING | DERATING FACTOR <sup>(1)</sup><br>ABOVE T <sub>A</sub> = 25°C | T <sub>A</sub> = 85°C<br>POWER RATING |
|---------|---------------------------------------|---------------------------------------------------------------|---------------------------------------|
| PW      | 712 mW                                | 6.2 mW/°C                                                     | 340 mW                                |
| D       | 1002 mW                               | 8.7 mW/°C                                                     | 480 mW                                |

(1) This is the inverse of the junction-to-ambient thermal resistance when board-mounted and with no air flow.

SLLS525B-MAY 2002-REVISED JUNE 2004

### **INPUT ELECTRICAL CHARACTERISTICS**

over recommended operating conditions (unless otherwise noted)

|                      | PARAME                        | ſER                                               | TEST CONDITIONS                                                                                                            | MIN                 | TYP <sup>(1)</sup> | MAX | UNIT |
|----------------------|-------------------------------|---------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------|---------------------|--------------------|-----|------|
| V <sub>IT+</sub>     | Positive-going differentia    | I input voltage threshold                         | See Figure 1 and Table 1                                                                                                   |                     |                    | 100 | mV   |
| V <sub>IT-</sub>     | Negative-going differenti     | al input voltage threshold                        | See Figure 1 and Table 1                                                                                                   | -100 <sup>(2)</sup> |                    |     | mV   |
| V <sub>ID(HYS)</sub> | Differential input voltage    | hysteresis (V <sub>IT+</sub> - V <sub>IT-</sub> ) |                                                                                                                            |                     | 25                 |     | mV   |
|                      |                               | DE                                                | N/ 0                                                                                                                       | -10                 |                    | 0   |      |
| IIH                  | High-level input current      | S0, S1                                            | $V_{\rm IH} = 2$                                                                                                           | 0                   |                    | 20  | μA   |
|                      | I and be all family a summary | DE                                                | N                                                                                                                          | -10                 |                    | 0   |      |
| IIL                  | Low-level input current       | S0, S1                                            | $-V_{IL} = 0.8 V$                                                                                                          |                     |                    | 20  | μA   |
|                      | Currally summant              |                                                   | R <sub>L</sub> = 100 Ω                                                                                                     |                     | 80                 | 100 | A    |
| I <sub>CC</sub>      | Supply current                |                                                   | Disabled                                                                                                                   |                     | 35                 | 45  | mA   |
|                      |                               |                                                   | $V_1 = 0$ V or 2.4 V, Other input at 1.2 V                                                                                 | -20                 |                    | 20  |      |
|                      | Input current (A or B inp     | uts LVDS)                                         | V <sub>I</sub> = 4 V, Other input at 1.2 V                                                                                 | 0                   | μA                 |     |      |
| I <sub>I</sub>       |                               |                                                   | $V_1 = 0 V \text{ or } 2.4 V$ , Other input open                                                                           | -40                 |                    | 40  |      |
|                      | Input current (A or B inp     | uts LVDI)                                         | V <sub>I</sub> = 4 V, Other input open                                                                                     | 0                   |                    | 66  | μA   |
|                      |                               |                                                   | $V_{CC} = 1.5 \text{ V}, \text{ V}_{I} = 0 \text{ V} \text{ or } 2.4 \text{ V},$<br>Other input at 1.2 V                   | -20                 |                    | 20  |      |
|                      | Input current (A or B inp     | uts LVDS)                                         | $V_{CC}$ = 1.5 V, V <sub>I</sub> = 2.4 V or 4 V,<br>Other input at 1.2 V                                                   | 0                   |                    | 33  | μA   |
| I <sub>I(OFF)</sub>  |                               |                                                   | $V_{CC}$ = 1.5 V, V <sub>I</sub> = 0 V or 2.4 V,<br>Other input open                                                       | -40                 |                    | 40  |      |
|                      | Input current (A or B inp     | uts (LVDT)                                        | $V_{CC}$ = 1.5 V, V <sub>I</sub> = 2.4 V or 4 V,<br>Other input open                                                       | 0                   | 0                  |     | μA   |
| I <sub>IO</sub>      | Input offset current (  IIA-  | - I <sub>IB</sub>  ) 'LVDS                        | $V_{IA} = V_{IB}, 0 \le V_{IA} \le 4 V$                                                                                    | -6                  |                    | 6   | μA   |
|                      | Termination resistance (      | LVDT)                                             | $V_{ID} = 300 \text{ mV} \text{ and } 500 \text{ mV},$<br>$V_{IC} = 0 \text{ V to } 2.4 \text{ V}$                         | 90                  | 110                | 132 |      |
| R <sub>T</sub>       | Termination resistance (      | LVDT with power-off)                              | $V_{ID} = 300 \text{ mV} \text{ and } 500 \text{ mV},$<br>$V_{CC} = 1.5 \text{ V}, V_{IC} = 0 \text{ V to } 2.4 \text{ V}$ | 90                  | 110                | 132 | Ω    |
| 0                    | Differential input capacit    | ance ('LVDT with                                  | V <sub>I</sub> = 0.4 sin (4E6πt) + 0.5 V                                                                                   |                     |                    | - 5 |      |
| CI                   | power-off)                    | ,                                                 | Powered down ( $V_{CC} = 1.5 V$ )                                                                                          |                     | 3                  |     | pF   |

All typical values are at 25°C and with a 3.3-V supply.
 The algebraic convention in which the least positive (most negative) limit is designated as minimum is used in this data sheet.

### **OUTPUT ELECTRICAL CHARACTERISTICS**

over recommended operating conditions (unless otherwise noted)

|                     | PARAMETER                                                              | TEST CONDITIONS                          | MIN   | TYP <sup>(1)</sup> | MAX   | UNIT |
|---------------------|------------------------------------------------------------------------|------------------------------------------|-------|--------------------|-------|------|
| V <sub>OD</sub>     | Differential output voltage magnitude                                  |                                          | 247   | 310                | 454   |      |
| $\Delta  V_{OD} $   | Change in differential output voltage magnitude between logic states   | See Figure 2                             | -50   |                    | 50    | mV   |
| V <sub>OC(SS)</sub> | Steady-state common-mode output voltage                                |                                          | 1.125 |                    | 1.375 | V    |
| $\Delta V_{OC(SS)}$ | Change in steady-state common-mode output voltage between logic states | See Figure 3                             | -50   |                    | 50    | mV   |
| V <sub>OC(PP)</sub> | Peak-to-peak common-mode output voltage                                |                                          |       | 50                 | 150   | mV   |
| I <sub>OS</sub>     | Short-circuit output current                                           | $V_{O(Y)}$ or $V_{O(Z)} = 0 V$           | -24   |                    | 24    | mA   |
| I <sub>OS(D)</sub>  | Differential short-circuit output current                              | $V_{OD} = 0 V$                           | -12   |                    | 12    | mA   |
|                     | Llink impedance output ourrent                                         | V <sub>OD</sub> = 600 mV                 | -1    |                    | 1     |      |
| loz                 | High-impedance output current                                          | $V_0 = 0 V \text{ or } V_{CC}$           | -1    |                    | 1     | μA   |
| Co                  | Differential output capacitance                                        | V <sub>I</sub> = 0.4 sin (4E6πt) + 0.5 V |       | 3                  |       | pF   |

(1) All typical values are at  $25^{\circ}$ C and with a 3.3-V supply.

### **SN65LVDS122 SN65LVDT122**

SLLS525B-MAY 2002-REVISED JUNE 2004



#### **TIMING CHARACTERISTICS**

|                     | PARAMETER                  | TEST CONDITIONS | MIN | NOM | MAX | UNIT |
|---------------------|----------------------------|-----------------|-----|-----|-----|------|
| t <sub>SET</sub>    | Input to select setup time |                 | 0   |     |     | ns   |
| t <sub>HOLD</sub>   | Input to select hold time  |                 | 0.5 |     |     | ns   |
| t <sub>SWITCH</sub> | Select to switch output    |                 | 1   | 2   | 2.6 | ns   |

#### SWITCHING CHARACTERISTICS

over recommended operating conditions (unless otherwise noted)

|                       | PARAMETER                                                          | TEST CONDITIONS                                       | MIN | NOM <sup>(1)</sup> | MAX | UNIT |
|-----------------------|--------------------------------------------------------------------|-------------------------------------------------------|-----|--------------------|-----|------|
| t <sub>PLH</sub>      | Propagation delay time, low-to-high-level output                   |                                                       | 400 | 650                | 900 | ps   |
| t <sub>PHL</sub>      | Propagation delay time, high-to-low-level output                   | See Figure 4                                          | 400 | 650                | 900 | ps   |
| t <sub>r</sub>        | Differential output signal rise time (20% - 80%)                   | See Figure 4                                          |     |                    | 280 | ps   |
| t <sub>f</sub>        | Differential output signal fall time (20% - 80%)                   |                                                       |     |                    | 280 | ps   |
| t <sub>sk(p)</sub>    | Pulse skew ( t <sub>PHL</sub> - t <sub>PLH</sub>  ) <sup>(2)</sup> |                                                       |     | 10                 | 50  | ps   |
| t <sub>sk(pp)</sub>   | Part-to-part skew <sup>(3)</sup>                                   | V <sub>ID</sub> = 0.2 V                               |     |                    | 100 | ps   |
| t <sub>jit(per)</sub> | Period jitter, rms (1 standard deviation) <sup>(4)</sup>           | 750 MHz clock input <sup>(5)</sup>                    |     | 1                  | 2.2 | ps   |
| t <sub>jit(cc)</sub>  | Cycle-to-cycle jitter (peak) <sup>(4)</sup>                        | 750 MHz clock input <sup>(6)</sup>                    |     | 10                 | 17  | ps   |
| t <sub>jit(pp)</sub>  | Peak-to-peak jitter <sup>(4)</sup>                                 | 1.5 Gbps 2 <sup>23</sup> –1 PRBS input <sup>(7)</sup> |     | 33                 | 65  | ps   |
| t <sub>jit(det)</sub> | Deterministic jitter, peak-to-peak <sup>(4)</sup>                  | 1.5 Gbps 2 <sup>7</sup> –1 PRBS input <sup>(8)</sup>  |     | 17                 | 50  | ps   |
| t <sub>PHZ</sub>      | Propagation delay time, high-level-to-high-impedance output        | See Figure 5                                          |     | 6                  | 8   | ns   |
| t <sub>PLZ</sub>      | Propagation delay time, low-level-to-high-impedance output         | See Figure 5                                          |     | 6                  | 8   | ns   |
| t <sub>PZH</sub>      | Propagation delay time, high-impedance-to-high-level output        | See Figure 5                                          |     | 4                  | 6   | ns   |
| t <sub>PZL</sub>      | Propagation delay time, high-impedance-to-low-level output         | See Figure 5                                          |     | 4                  | 6   | ns   |
| t <sub>sk(o)</sub>    | Output skew <sup>(9)</sup>                                         |                                                       |     | 15                 | 40  | ps   |

All typical values are at 25°C and with a 3.3-V supply.
 t<sub>sk(p)</sub> is the magnitude of the time difference between the t<sub>PLH</sub> and t<sub>PHL</sub> of any output of a single device.
 t<sub>sk(pp)</sub> is the magnitude of the difference in propagation delay times between any specified terminals of two devices when both devices operate with the same supply voltages, at the same temperature, and have identical packages and test circuits.
 Jitter is specified by design and characterization. Stimulus jitter has been subtracted.
 Input voltage = V<sub>ID</sub> = 200 mV, 50% duty cycle at 750 MHz, t<sub>r</sub> = t<sub>f</sub> = 50 ps (20% to 80%), measured over 1000 samples.
 Input voltage = V<sub>ID</sub> = 200 mV, 50% duty cycle at 750 MHz, t<sub>r</sub> = t<sub>f</sub> = 50 ps (20% to 80%).
 Input voltage = V<sub>ID</sub> = 200 mV, 2<sup>23</sup>-1 PRBS pattern at 1.5 Gbps, t<sub>r</sub> = t<sub>f</sub> = 50 ps (20% to 80%), measured over 200 k samples.
 Input voltage = V<sub>ID</sub> = 200 mV, 2<sup>7</sup>-1 PRBS pattern at 1.5 Gbps, t<sub>r</sub> = t<sub>f</sub> = 50 ps (20% to 80%).
 Output skew is the magnitude of the time delay difference between the outputs of a single device with all inputs tied together.

#### **PIN ASSIGNMENT**



**Circuit Function Table** 

|                  |                  | NPUTS <sup>(1)</sup> |    |     | -   | OUTP             | JTS <sup>(1)</sup> |                     |
|------------------|------------------|----------------------|----|-----|-----|------------------|--------------------|---------------------|
| 1V <sub>ID</sub> | 2V <sub>ID</sub> | <b>S</b> 1           | S0 | 1DE | 2DE | 1V <sub>OD</sub> | 2V <sub>OD</sub>   | LOGIC DIAGRAM       |
| Х                | Х                | Х                    | Х  | L   | L   | Z                | Z                  |                     |
| > 100 mV         | Х                | L                    | L  | н   | L   | Н                | Z                  |                     |
| < -100 mV        | Х                | L                    | L  | н   | L   | L                | Z                  | 1DE                 |
| < -100 mV        | X                | L                    | L  | н   | Н   | L                | L                  | 1A / 1B 1Y / 1Z     |
| > 100 mV         | Х                | L                    | L  | н   | Н   | Н                | н                  | 2A / 2B 2V / 27     |
| > 100 mV         | Х                | L                    | L  | L   | Н   | Z                | н                  | 2A / 2B 2Y / 2Z 2DE |
| < -100 mV        | Х                | L                    | L  | L   | Н   | Z                | L                  | 201                 |
| > 100 mV         | Х                | Н                    | L  | н   | L   | Н                | Z                  |                     |
| < -100 mV        | X                | Н                    | L  | н   | L   | L                | Z                  |                     |
| < -100 mV        | < -100 mV        | Н                    | L  | н   | Н   | L                | L                  | 1DE                 |
| < -100 mV        | > 100 mV         | Н                    | L  | н   | Н   | L                | н                  | 1A / 1B 1Y / 1Z     |
| > 100 mV         | < -100 mV        | Н                    | L  | н   | Н   | Н                | L                  |                     |
| > 100 mV         | > 100 mV         | Н                    | L  | н   | Н   | Н                | н                  | 2A / 2B 2Y / 2Z 2DE |
| Х                | > 100 mV         | Н                    | L  | L   | Н   | Z                | н                  |                     |
| Х                | < -100 mV        | Н                    | L  | L   | Н   | Z                | L                  |                     |
| Х                | > 100 mV         | L                    | н  | н   | L   | Н                | Z                  |                     |
| Х                | < -100 mV        | L                    | Н  | н   | L   | L                | Z                  | 1DE                 |
| Х                | < -100 mV        | L                    | Н  | н   | Н   | L                | L                  | 1A / 1B - IY / 1Z   |
| Х                | > 100 mV         | L                    | Н  | н   | Н   | Н                | н                  |                     |
| Х                | > 100 mV         | L                    | н  | L   | Н   | Z                | н                  | 2A / 2B 2Y / 2Z 2DE |
| Х                | < -100 mV        | L                    | Н  | L   | Н   | Z                | L                  | 202                 |
| Х                | > 100 mV         | Н                    | Н  | Н   | L   | Н                | Z                  |                     |
| Х                | < -100 mV        | Н                    | Н  | Н   | L   | L                | Z                  |                     |
| < -100 mV        | < -100 mV        | Н                    | н  | н   | Н   | L                | L                  |                     |
| < -100 mV        | > 100 mV         | Н                    | Н  | Н   | Н   | Н                | L                  | 1A/1B 1Y/1Z         |
| > 100 mV         | < -100 mV        | Н                    | Н  | Н   | Н   | L                | н                  | 2A / 2B 2Y / 2Z     |
| > 100 mV         | > 100 mV         | Н                    | Н  | Н   | Н   | Н                | н                  | 2A/2B 2Y/2Z<br>2DE  |
| > 100 mV         | Х                | Н                    | н  | L   | Н   | Z                | н                  | 202                 |
| < -100 mV        | Х                | Н                    | Н  | L   | Н   | Z                | L                  |                     |

(1) H = high level, L = low level, Z = high impedance, X = don't care



#### PARAMETER MEASUREMENT INFORMATION



Figure 1. Voltage and Current Definitions



Figure 2. Differential Output Voltage (VoD) Test Circuit



NOTE: All input pulses are supplied by a generator having the following characteristics:  $t_r$  or  $t_f \le 0.25$  ns, pulse repetition rate (PRR) = 0.5 Mpps, pulse width = 500 ±10 ns;  $R_L$  = 100  $\Omega$ ;  $C_L$  includes instrumentation and fixture capacitance within 0,06 mm of the D.U.T.; the measurement of  $V_{OC(PP)}$  is made on test equipment with a -3-dB bandwidth of at least 300 MHz.

#### Figure 3. Test Circuit and Definitions for the Driver Common-Mode Output Voltage



NOTE: All input pulses are supplied by a generator having the following characteristics:  $t_r$  or  $t_f \le 0.25$  ns, pulse repetition rate (PRR) = 0.5 Mpps, pulse width = 500 ±10 ns. C<sub>L</sub> includes instrumentation and fixture capacitance within 0,06 mm of the D.U.T.

#### Figure 4. Timing Test Circuit and Waveforms

#### PARAMETER MEASUREMENT INFORMATION (continued)



NOTE: All input pulses are supplied by a generator having the following characteristics: t<sub>r</sub> or t<sub>f</sub>≤ 1 ns, pulse repetition rate (PRR) = 0.5 Mpps, pulse width = 500 ±10 ns. C<sub>L</sub> includes instrumentation and fixture capacitance within 0,06 mm of the D.U.T.



Figure 5. Enable and Disable Time Circuit and Definitions

Figure 6. Example Switch, Setup, and Hold Times

SN65LVDS122 SN65LVDT122 SLLS525B-MAY 2002-REVISED JUNE 2004



#### PARAMETER MEASUREMENT INFORMATION (continued)

 $t_{(\text{SET})}$  and  $t_{(\text{HOLD})}$  times specify that data must be in a stable state before and after multiplex control switches.

|               |                 | •                                       | age in concia i coi                     |                       |
|---------------|-----------------|-----------------------------------------|-----------------------------------------|-----------------------|
| APPL<br>VOLTA |                 | RESULTING DIFFERENTIAL<br>INPUT VOLTAGE | RESULTING COMMON-<br>MODE INPUT VOLTAGE | OUTPUT <sup>(1)</sup> |
| VIA           | V <sub>IB</sub> | V <sub>ID</sub>                         | V <sub>IC</sub>                         |                       |
| 1.25 V        | 1.15 V          | 100 mV                                  | 1.2 V                                   | Н                     |
| 1.15 V        | 1.25 V          | –100 mV                                 | 1.2 V                                   | L                     |
| 4.0 V         | 3.9 V           | 100 mV                                  | 3.95 V                                  | Н                     |
| 3.9 V         | 4. 0 V          | –100 mV                                 | 3.95 V                                  | L                     |
| 0.1 V         | 0.0 V           | 100 mV                                  | 0.05 V                                  | н                     |
| 0.0 V         | 0.1 V           | –100 mV                                 | 0.05 V                                  | L                     |
| 1.7 V         | 0.7 V           | 1000 mV                                 | 1.2 V                                   | Н                     |
| 0.7 V         | 1.7 V           | –1000 mV                                | 1.2 V                                   | L                     |
| 4.0 V         | 3.0 V           | 1000 mV                                 | 3.5 V                                   | Н                     |
| 3.0 V         | 4.0 V           | –1000 mV                                | 3.5 V                                   | L                     |
| 1.0 V         | 0.0 V           | 1000 mV                                 | 0.5 V                                   | Н                     |
| 0.0 V         | 1.0 V           | –1000 mV                                | 0.5 V                                   | L                     |

#### Table 1. Receiver Input Voltage Threshold Test

(1) H = high level, L = low level



SN65LVDS122 SN65LVDT122

SLLS525B-MAY 2002-REVISED JUNE 2004

#### EQUIVALENT INPUT AND OUTPUT SCHEMATIC DIAGRAMS

INPUT LVDS122









OUTPUT LVDS122





#### **TYPICAL CHARACTERISTICS**



#### **TYPICAL CHARACTERISTICS (continued)**





Figure 17.

LVDS122 622 Mbps, 2<sup>23</sup>– 1 PRBS



Horizontal Scale= 200 ps/div LVPECL-to-LVDS

Figure 18.





Horizontal Scale= 100 ps/div LVPECL-to-LVDS

Figure 19.



#### **TYPICAL CHARACTERISTICS (continued)**



Figure 22. Jitter Setup Connections for SN65LVDS122

#### **APPLICATION INFORMATION**

#### **TYPICAL APPLICATION CIRCUITS (ECL, PECL, LVDS, etc.)**







Figure 24. Current-Mode Logic (CML)





Figure 26. Low-Voltage Differential Signaling (LVDS)



24-Aug-2018

### PACKAGING INFORMATION

| Orderable Device | Status        | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan<br>(2)            | Lead/Ball Finish | MSL Peak Temp      | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|---------------|--------------|--------------------|------|----------------|----------------------------|------------------|--------------------|--------------|-------------------------|---------|
| SN65LVDS122D     | (1)<br>ACTIVE | SOIC         | D                  | 16   | 40             | Green (RoHS<br>& no Sb/Br) | (6)<br>CU NIPDAU | Level-1-260C-UNLIM | -40 to 85    | LVDS122                 | Samples |
| SN65LVDS122DR    | ACTIVE        | SOIC         | D                  | 16   | 2500           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 85    | LVDS122                 | Samples |
| SN65LVDS122PW    | ACTIVE        | TSSOP        | PW                 | 16   | 90             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 85    | LVDS122                 | Samples |
| SN65LVDS122PWR   | ACTIVE        | TSSOP        | PW                 | 16   | 2000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 85    | LVDS122                 | Samples |
| SN65LVDT122D     | ACTIVE        | SOIC         | D                  | 16   | 40             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 85    | LVDT122                 | Samples |
| SN65LVDT122DG4   | ACTIVE        | SOIC         | D                  | 16   | 40             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 85    | LVDT122                 | Samples |
| SN65LVDT122PW    | ACTIVE        | TSSOP        | PW                 | 16   | 90             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 85    | LVDT122                 | Samples |
| SN65LVDT122PWR   | ACTIVE        | TSSOP        | PW                 | 16   | 2000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 85    | LVDT122                 | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.



#### www.ti.com

### PACKAGE OPTION ADDENDUM

24-Aug-2018

<sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead/Ball Finish - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

### PACKAGE MATERIALS INFORMATION

www.ti.com

Texas Instruments

#### TAPE AND REEL INFORMATION





#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| *All dimensions are nominal |                 |                    |    |      |                          |                          |            |            |            |            |           |                  |
|-----------------------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| Device                      | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
| SN65LVDS122DR               | SOIC            | D                  | 16 | 2500 | 330.0                    | 16.4                     | 6.5        | 10.3       | 2.1        | 8.0        | 16.0      | Q1               |
| SN65LVDS122PWR              | TSSOP           | PW                 | 16 | 2000 | 330.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |
| SN65LVDT122PWR              | TSSOP           | PW                 | 16 | 2000 | 330.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |

TEXAS INSTRUMENTS

www.ti.com

### PACKAGE MATERIALS INFORMATION

26-Feb-2019



\*All dimensions are nominal

| Device         | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|----------------|--------------|-----------------|------|------|-------------|------------|-------------|
| SN65LVDS122DR  | SOIC         | D               | 16   | 2500 | 350.0       | 350.0      | 43.0        |
| SN65LVDS122PWR | TSSOP        | PW              | 16   | 2000 | 350.0       | 350.0      | 43.0        |
| SN65LVDT122PWR | TSSOP        | PW              | 16   | 2000 | 350.0       | 350.0      | 43.0        |

D (R-PDSO-G16)

PLASTIC SMALL OUTLINE



NOTES: A. All linear dimensions are in inches (millimeters).

- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side.
- Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side.
- E. Reference JEDEC MS-012 variation AC.



4211283-4/E 08/12

## D (R-PDSO-G16) PLASTIC SMALL OUTLINE Stencil Openings (Note D) Example Board Layout (Note C) –16x0,55 -14x1,27 -14x1,27 16x1,50 5,40 5.40 Example Non Soldermask Defined Pad Example Pad Geometry (See Note C) 0,60 .55 Example 1. Solder Mask Opening (See Note E) -0,07 All Around

NOTES: A. All linear dimensions are in millimeters.

- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
  E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



## **PW0016A**



## **PACKAGE OUTLINE**

### TSSOP - 1.2 mm max height

SMALL OUTLINE PACKAGE



NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MO-153.



## PW0016A

## **EXAMPLE BOARD LAYOUT**

### TSSOP - 1.2 mm max height

SMALL OUTLINE PACKAGE



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



## PW0016A

## **EXAMPLE STENCIL DESIGN**

### TSSOP - 1.2 mm max height

SMALL OUTLINE PACKAGE



NOTES: (continued)

9. Board assembly site may have different recommendations for stencil design.



<sup>8.</sup> Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale (www.ti.com/legal/termsofsale.html) or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2019, Texas Instruments Incorporated