

## SN74ALVCF162835 3.3-V CMOS 18-BIT UNIVERSAL BUS DRIVER WITH 3-STATE OUTPUTS

SCES397A-JULY 2002-REVISED AUGUST 2004

| FE   | ATURES                                                                                                 |                            |        | DL PACK                    |     |
|------|--------------------------------------------------------------------------------------------------------|----------------------------|--------|----------------------------|-----|
| •    | Member of the Texas Instruments Widebus™<br>Family                                                     |                            | (TOP \ |                            | -OL |
| •    | Ideal for Use in PC133 Register DIMM                                                                   | NC                         |        | ′ 56 ] GN                  |     |
| •    | Typical Output Skew <250 ps                                                                            | NC                         |        | 55 NC                      |     |
| •    | $V_{CC}$ = 3.3 V $\pm$ 0.3 V Normal Range                                                              | Y1 L                       |        |                            |     |
| •    | V <sub>CC</sub> = 2.7 V to 3.6 V Extended Range                                                        | GND [<br>Y2 [              |        | 53 GN<br>52 A2             |     |
| •    | $V_{CC}$ = 2.5 V ± 0.2 V                                                                               | Y3                         |        | 51 A3                      |     |
| •    | Rail-to-Rail Output Swing for Increased Noise                                                          | V <sub>cc</sub>            |        | 50 VC                      |     |
|      | Margin                                                                                                 | Y4 [                       | 8      | 49 🛛 A4                    |     |
| ٠    | Balanced Output Drivers ±18 mA                                                                         | Y5 [                       |        | 48 🛛 A5                    |     |
| •    | Low Switching Noise                                                                                    | ) Y6                       |        | 47 A6                      |     |
| •    | Latch-Up Performance Exceeds 100 mA Per                                                                | GND [<br>Y7 [              |        | 46 GN<br>45 A7             |     |
|      | JESD 78, Class II                                                                                      | Y8 [                       |        | 44 A8                      |     |
| •    | ESD Protection Exceeds JESD 22                                                                         | Y9 [                       |        | 43 🛛 A9                    |     |
|      | - 2000-V Human-Body Model (A114-A)                                                                     | Y10                        | 15     | 42 A1                      | 0   |
|      | - 200-V Machine Model (A115-A)                                                                         | Y11 [                      |        | 41 🛛 A1'                   |     |
|      | - 1000-V Charged-Device Model (C101)                                                                   | Y12                        |        | 40 🛛 A12                   |     |
| DF   | SCRIPTION/ORDERING INFORMATION                                                                         | GND [                      |        | 39 GN                      |     |
|      |                                                                                                        | Y13                        |        | 38 A1:                     |     |
|      | s 18-bit universal bus driver is designed for 2.3-V                                                    | Y14                        |        | 37 A14                     |     |
| 10 3 | 3.6-V V <sub>CC</sub> operation.                                                                       | Y15                        |        | 36 A1                      |     |
|      | ta flow from A to Y is controlled by the                                                               | V <sub>CC</sub> [<br>Y16 [ |        | 35 V <sub>C</sub><br>34 A1 |     |
|      | put-enable (OE) input. The device operates in the<br>nsparent mode when the latch-enable (LE) input is | Y17                        |        | 33 A1                      |     |

transparent mode when the latch-enable (LE) input is high. When LE is low, the A data is latched if the clock (CLK) input is held at a high or low logic level. If LE is low, the A data is stored in the latch/flip-flop on the low-to-high transition of CLK. When OE is high, the outputs are in the high-impedance state.

SN74ALVCF162835 has series damping The resistors in the device output structure that reduce switching noise in 128-MB and 256-MB SDRAM modules. Designed with a drive capability of ±18 mA, this device is a midway drive between the SN74ALVC162835 (±12 mA) and SN74ALVC16835 (±24 mA).

NC - No internal connection

29 GND

32 GND

31 A18

30 CLK

GND 🛛 25

Y18 26

OE 27

LE

28

#### **ORDERING INFORMATION**

| T <sub>A</sub> | PACK        | AGE <sup>(1)</sup> | ORDERABLE PART NUMBER | TOP-SIDE MARKING |
|----------------|-------------|--------------------|-----------------------|------------------|
|                | SSOP - DL   | Tube               | SN74ALVCF162835DL     | ALVCF162835      |
| -40°C to 85°C  | 330F - DL   | Tape and reel      | SN74ALVCF162835DLR    | ALVCF 102055     |
| -40 C 10 85 C  | TSSOP - DGG | Tape and reel      | SN74ALVCF162835GR     | ALVCF162835      |
|                | TVSOP - DGV | Tape and reel      | SN74ALVCF162835VR     | VF2835           |

(1) Package drawings, standard packing quantities, thermal data, symbolization, and PCB design guidelines are available at www.ti.com/sc/package.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. Widebus is a trademark of Texas Instruments.

SCES397A-JULY 2002-REVISED AUGUST 2004

### **DESCRIPTION/ORDERING INFORMATION (CONTINUED)**

The SN74ALVCF162835 is a faster version of the SN74ALVC162835. It is suitable for PC133 applications and, particularly, SDRAM modules clocked at 133 MHz.

To ensure the high-impedance state during power up or power down,  $\overline{OE}$  should be tied to V<sub>CC</sub> through a pullup resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver.

|    | INPUTS |            |   |                               |  |  |  |  |  |  |
|----|--------|------------|---|-------------------------------|--|--|--|--|--|--|
| OE | LE     | CLK        | Α | Y                             |  |  |  |  |  |  |
| н  | Х      | Х          | Х | Z                             |  |  |  |  |  |  |
| L  | Н      | Х          | L | L                             |  |  |  |  |  |  |
| L  | Н      | Х          | Н | н                             |  |  |  |  |  |  |
| L  | L      | $\uparrow$ | L | L                             |  |  |  |  |  |  |
| L  | L      | $\uparrow$ | Н | н                             |  |  |  |  |  |  |
| L  | L      | L or H     | Х | Y <sub>0</sub> <sup>(1)</sup> |  |  |  |  |  |  |

#### **FUNCTION TABLE**

(1) Output level before the indicated steady-state input conditions were established



#### LOGIC DIAGRAM (POSITIVE LOGIC)

To 17 Other Channels



SCES397A-JULY 2002-REVISED AUGUST 2004

#### ABSOLUTE MAXIMUM RATINGS<sup>(1)</sup>

over operating free-air temperature range (unless otherwise noted)

|                  |                                               |                                        | MIN                   | MAX  | UNIT |
|------------------|-----------------------------------------------|----------------------------------------|-----------------------|------|------|
| V <sub>CC</sub>  | Supply voltage range                          |                                        | -0.5                  | 4.6  | V    |
| VI               | Input voltage range <sup>(2)</sup>            |                                        | -0.5                  | 4.6  | V    |
| Vo               | Output voltage range <sup>(2)(3)</sup>        | -0.5                                   | V <sub>CC</sub> + 0.5 | V    |      |
| I <sub>IK</sub>  | Input clamp current                           | $V_{I} < 0 \text{ or } V_{I} < V_{CC}$ |                       | -50  | mA   |
| I <sub>ОК</sub>  | Output clamp current                          | V <sub>O</sub> < 0                     |                       | -50  | mA   |
| Io               | Continuous output current                     |                                        |                       | ±50  | mA   |
|                  | Continuous current through each $V_{CC}$ or C | GND                                    |                       | ±100 | mA   |
|                  |                                               | DGG package                            |                       | 64   |      |
| $\theta_{JA}$    | Package thermal impedance <sup>(4)</sup>      | DGV package                            |                       | 48   | °C/W |
|                  |                                               | DL package                             |                       | 56   |      |
| T <sub>stg</sub> | Storage temperature range                     |                                        | -65                   | 150  | °C   |

(1) Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

(2) The input negative-voltage and output voltage ratings may be exceeded if the input and output current ratings are observed.

(3) This value is limited to 4.6 V maximum.

(4) The package thermal impedance is calculated in accordance with JESD 51-7.

### **RECOMMENDED OPERATING CONDITIONS**<sup>(1)</sup>

|                       |                                    |                                            | MIN | MAX             | UNIT |
|-----------------------|------------------------------------|--------------------------------------------|-----|-----------------|------|
| V <sub>CC</sub>       | Supply voltage                     |                                            | 2.3 | 3.6             | V    |
| V                     | High lovel input voltage           | $V_{CC} = 2.3 \text{ V to } 2.7 \text{ V}$ | 1.7 |                 | V    |
| V <sub>IH</sub>       | High-level input voltage           | $V_{CC} = 2.7 V \text{ to } 3.6 V$         | 2   | 2               | v    |
| V                     |                                    | $V_{CC}$ = 2.3 V to 2.7 V                  |     | 0.7             | V    |
| V <sub>IL</sub>       | Low-level input voltage            | $V_{CC} = 2.7 V \text{ to } 3.6 V$         |     | 0.8             | v    |
| VI                    | Input voltage                      |                                            | 0   | V <sub>CC</sub> | V    |
| Vo                    | Output voltage                     |                                            | 0   | $V_{CC}$        | V    |
|                       |                                    | V <sub>CC</sub> = 2.3 V                    |     | -6              |      |
|                       |                                    | VCC - 2.0 V                                |     | -8              |      |
|                       | High-level output current          | V <sub>CC</sub> = 2.7 V                    |     | -6              | mA   |
| I <sub>ОН</sub>       | $V_{CC} = 3 V$                     | $v_{\rm CC} = 2.7 $ v                      |     | -12             |      |
|                       |                                    |                                            | -8  |                 |      |
|                       |                                    | V <sub>CC</sub> – S V                      |     | -18             |      |
|                       |                                    | V <sub>CC</sub> = 2.3 V                    |     | 6               |      |
|                       |                                    | V <sub>CC</sub> – 2.3 V                    |     | 8               |      |
| 1                     | Low-level output current           | V <sub>CC</sub> = 2.7 V                    |     | 6               | mA   |
| I <sub>OL</sub>       |                                    | $V_{\rm CC} = 2.7$ V                       |     | 12              | ШA   |
|                       | $\sqrt{1-2}$                       | V <sub>CC</sub> = 3 V                      |     | 8               |      |
|                       |                                    | v <sub>CC</sub> = 5 v                      |     | 18              |      |
| $\Delta t / \Delta v$ | Input transition rise or fall rate |                                            |     | 10              | ns/V |
| T <sub>A</sub>        | Operating free-air temperature     |                                            | -40 | 85              | °C   |

 All unused inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to the TI application report, Implications of Slow or Floating CMOS Inputs, literature number SCBA004.

SCES397A-JULY 2002-REVISED AUGUST 2004

### **ELECTRICAL CHARACTERISTICS**

over recommended operating free-air temperature range (unless otherwise noted)

| PAR              | AMETER  | TEST C                                | ONDITIONS                       | V <sub>cc</sub> | MIN                   | TYP <sup>(1)</sup> | MAX  | UNIT |  |  |
|------------------|---------|---------------------------------------|---------------------------------|-----------------|-----------------------|--------------------|------|------|--|--|
|                  |         | I <sub>OH</sub> = -0.1 mA             |                                 | 2.3 V to 3.6 V  | V <sub>CC</sub> - 0.2 |                    |      |      |  |  |
|                  |         | I <sub>OH</sub> = -6 mA               |                                 | 2.3 V           | 1.9                   |                    |      |      |  |  |
|                  |         | I <sub>OH</sub> = -8 mA               |                                 | 2.3 V           | 1.7                   |                    |      |      |  |  |
| V <sub>OH</sub>  |         | I <sub>OH</sub> = -6 mA               |                                 | 2.7 V           | 2.2                   |                    |      | V    |  |  |
|                  |         | I <sub>OH</sub> = -12 mA              |                                 | 2.7 V           | 2                     |                    |      |      |  |  |
|                  |         | I <sub>OH</sub> = -8 mA               |                                 | 3 V             | 2.4                   |                    |      |      |  |  |
|                  |         | I <sub>OH</sub> = -18 mA              |                                 |                 | 2                     |                    |      |      |  |  |
|                  |         | I <sub>OL</sub> = 0.1 mA              |                                 | 2.3 V to 3.6 V  |                       |                    | 0.2  |      |  |  |
|                  |         | I <sub>OL</sub> = 6 mA                |                                 | 2.3 V           |                       |                    | 0.4  | v    |  |  |
|                  |         | I <sub>OL</sub> = 8 mA                |                                 | 2.3 V           |                       |                    | 0.55 |      |  |  |
| V <sub>OL</sub>  |         | I <sub>OL</sub> = 6 mA                |                                 | 2.7 V           |                       |                    | 0.4  |      |  |  |
|                  |         | I <sub>OL</sub> = 12 mA               |                                 | 2.7 V           |                       |                    | 0.6  |      |  |  |
|                  |         | I <sub>OL</sub> = 8 mA                |                                 | 3 V             |                       |                    | 0.55 |      |  |  |
|                  |         | I <sub>OL</sub> = 18 mA               |                                 | 3 V             |                       |                    | 0.8  |      |  |  |
| V <sub>IK</sub>  |         | V <sub>CC</sub> = 2.3 V,              | I <sub>I</sub> = -18 mA         | 3.6 V           |                       |                    | -1.2 | V    |  |  |
| V <sub>hys</sub> |         | V <sub>CC</sub> = 3.6 V               |                                 | 3.6 V           |                       | 100                |      | mV   |  |  |
| I <sub>I</sub>   |         | $V_{I} = V_{CC}$ or GND               |                                 | 3.6 V           |                       |                    | ±5   | μA   |  |  |
| I <sub>OZ</sub>  |         | $V_0 = V_{CC}$ or GND                 |                                 | 3.6 V           |                       |                    | ±10  | μA   |  |  |
| I <sub>cc</sub>  |         | $V_{I} = V_{CC}$ or GND,              | $I_{O} = 0$                     | 3.6 V           |                       | 0.1                | 40   | μA   |  |  |
| $\Delta I_{CC}$  |         | One input at V <sub>CC</sub> - 0.6 V, | Other inputs at $V_{CC}$ or GND | 3 V to 3.6 V    |                       |                    | 750  | μΑ   |  |  |
| Ci               | Inputs  | $V_1 = 0 V$                           |                                 | 3.3 V           |                       | 3.5                |      | pF   |  |  |
| Co               | Outputs | $V_0 = 0 V$                           |                                 | 3.3 V           |                       | 4.5                |      | pF   |  |  |

(1) All typical values are at V\_{CC} = 3.3 V, T\_A = 25 ^{\circ}C.

### TIMING REQUIREMENTS

over recommended operating free-air temperature range (unless otherwise noted) (see Figure 1 and Figure 2)

|                    |                 |                            |                 | V <sub>CC</sub> =<br>± 0.2 |     | V <sub>CC</sub> = | $V_{\rm CC} = 2.7 \ { m V} \qquad { m V}_{\rm CC} = 3.3 \ { m V} \\ \pm 0.3 \ { m V} \qquad { m (}$ |     | UNIT |     |
|--------------------|-----------------|----------------------------|-----------------|----------------------------|-----|-------------------|-----------------------------------------------------------------------------------------------------|-----|------|-----|
|                    |                 |                            |                 | MIN                        | MAX | MIN               | MAX                                                                                                 | MIN | MAX  |     |
| f <sub>clock</sub> | Clock frequency |                            |                 |                            | 150 |                   | 150                                                                                                 |     | 150  | MHz |
|                    | LE high         |                            |                 | 3.3                        |     | 3.3               |                                                                                                     | 3.3 |      |     |
| tw                 | Pulse duration  | CLK high or low            | CLK high or low |                            |     | 3.3               |                                                                                                     | 3.3 |      | ns  |
|                    |                 | Data before CLK1           |                 | 1.8                        |     | 1.5               |                                                                                                     | 1   |      |     |
| t <sub>su</sub>    | Setup time      |                            | CLK high        | 1.9                        |     | 1.6               |                                                                                                     | 1.5 |      | ns  |
|                    |                 | Data before LE↓            | CLK low         | 1.3                        |     | 1.1               |                                                                                                     | 1   |      |     |
|                    | Listel Care     | Data after CLK↑            | Data after CLK↑ |                            |     | 0.6               |                                                                                                     | 0.6 |      |     |
| t <sub>h</sub>     | Hold time       | Data after LE $\downarrow$ | CLK high or low | 1.4                        |     | 1.7               |                                                                                                     | 1.4 |      | ns  |



SCES397A-JULY 2002-REVISED AUGUST 2004

#### SWITCHING CHARACTERISTICS

over recommended operating free-air temperature range (unless otherwise noted) (see Figure 1 and Figure 2)

| PARAMETER          | FROM    | TO         | V <sub>CC</sub> =<br>± 0.2 | 2.5 V<br>2 V | V <sub>CC</sub> = | 2.7 V | V <sub>CC</sub> =<br>± 0.3 | 3.3 V<br>3 V | UNIT |
|--------------------|---------|------------|----------------------------|--------------|-------------------|-------|----------------------------|--------------|------|
|                    | (INPUT) | (OUTPUT) — | MIN                        | MAX          | MIN               | MAX   | MIN                        | MAX          |      |
| f <sub>max</sub>   |         |            | 150                        |              | 150               |       | 150                        |              | MHz  |
|                    | A       |            | 1                          | 4            |                   | 4.6   | 1                          | 3.5          |      |
| t <sub>pd</sub>    | LE      | Y          | 1.3                        | 5.5          |                   | 5.4   | 1.3                        | 4.6          | ns   |
|                    | CLK     |            | 1.4                        | 5.9          |                   | 5.6   | 1.4                        | 3.5          |      |
| t <sub>en</sub>    | ŌĒ      | Y          | 1.4                        | 5.9          |                   | 6     | 1.1                        | 5            | ns   |
| t <sub>dis</sub>   | ŌĒ      | Y          | 1                          | 4.7          |                   | 4.6   | 1.3                        | 4.2          | ns   |
| t <sub>sk(o)</sub> |         |            |                            |              |                   |       |                            | 500          | ps   |

### SWITCHING CHARACTERISTICS

from 0°C to 65°C,  $C_L = 50 \text{ pF}$ 

| PARAMETER       | FROM<br>(INPUT) | TO<br>(OUTPUT) | V <sub>CC</sub> =<br>± 0.1 | UNIT |    |
|-----------------|-----------------|----------------|----------------------------|------|----|
|                 |                 | (001-01)       | MIN                        | MAX  |    |
| t <sub>pd</sub> | CLK             | Y              | 1.8                        | 3.5  | ns |

### **OPERATING CHARACTERISTICS**

 $T_A = 25^{\circ}C$ 

|                 | PARAMETER                       | TEST CONDITIONS  | V <sub>CC</sub> = 2.5 V<br>TYP            | V <sub>CC</sub> = 3.3 V<br>TYP | UNIT |    |
|-----------------|---------------------------------|------------------|-------------------------------------------|--------------------------------|------|----|
|                 | Device discipation conscitution | Outputs enabled  |                                           | 27                             | 33   |    |
| C <sub>pd</sub> | Power dissipation capacitance   | Outputs disabled | $C_L = 0 \text{ pF},  f = 10 \text{ MHz}$ | 16                             | 21   | р⊦ |



SCES397A-JULY 2002-REVISED AUGUST 2004



NOTES: A. C<sub>L</sub> includes probe and jig capacitance.

- B. Waveform 1 is for an output with internal conditions such that the output is low, except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high, except when disabled by the output control.
- C. All input pulses are supplied by generators having the following characteristics: PRR  $\leq$  10 MHz, Z<sub>O</sub> = 50  $\Omega$ , t<sub>f</sub>  $\leq$  2 ns, t<sub>f</sub>  $\leq$  2 ns.
- D. The outputs are measured one at a time, with one transition per measurement.
- E.  $t_{PLZ}$  and  $t_{PHZ}$  are the same as  $t_{dis}$ .
- F.  $t_{PZL}$  and  $t_{PZH}$  are the same as  $t_{en}$ .
- G. t<sub>PLH</sub> and t<sub>PHL</sub> are the same as t<sub>pd</sub>.

#### Figure 1. Load Circuit and Voltage Waveforms

#### TEXAS INSTRUMENTS www.ti.com

## SN74ALVCF162835 3.3-V CMOS 18-BIT UNIVERSAL BUS DRIVER WITH 3-STATE OUTPUTS

SCES397A-JULY 2002-REVISED AUGUST 2004



NOTES: A. CL includes probe and jig capacitance.

B. Waveform 1 is for an output with internal conditions such that the output is low, except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high, except when disabled by the output control.
 C. All input pulses are supplied by generators having the following characteristics: PRR ≤ 10 MHz, Z<sub>O</sub> = 50 Ω, t<sub>r</sub> ≤ 2.5 ns. t<sub>f</sub> ≤ 2.5 ns.

D. The outputs are measured one at a time, with one transition per measurement.

E.  $t_{PLZ}$  and  $t_{PHZ}$  are the same as  $t_{dis}$ .

F.  $t_{PZL}$  and  $t_{PZH}$  are the same as  $t_{en}$ .

G. t<sub>PLH</sub> and t<sub>PHL</sub> are the same as t<sub>pd</sub>.

Figure 2. Load Circuit and Voltage Waveforms



6-Feb-2020

# PACKAGING INFORMATION

| Orderable Device  | Status<br>(1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan<br>(2)            | Lead/Ball Finish<br>(6) | MSL Peak Temp      | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|-------------------|---------------|--------------|--------------------|------|----------------|----------------------------|-------------------------|--------------------|--------------|-------------------------|---------|
| SN74ALVCF162835GR | ACTIVE        | TSSOP        | DGG                | 56   | 2000           | Green (RoHS<br>& no Sb/Br) | NIPDAU                  | Level-1-260C-UNLIM | -40 to 85    | ALVCF162835             | Samples |
| SN74ALVCF162835VR | ACTIVE        | TVSOP        | DGV                | 56   | 2000           | Green (RoHS<br>& no Sb/Br) | NIPDAU                  | Level-1-260C-UNLIM | -40 to 85    | VF2835                  | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

(5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead/Ball Finish - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



www.ti.com

PACKAGE OPTION ADDENDUM

6-Feb-2020

# PACKAGE MATERIALS INFORMATION

www.ti.com

### TAPE AND REEL INFORMATION

#### REEL DIMENSIONS

TEXAS INSTRUMENTS





TAPE AND REEL INFORMATION

#### TAPE DIMENSIONS



| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| B0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

| * | 'All dimensions are nominal |       |                    |    |      |                          |                          |            |            |            |            |           |                  |
|---|-----------------------------|-------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
|   | Device                      | •     | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|   | SN74ALVCF162835GR           | TSSOP | DGG                | 56 | 2000 | 330.0                    | 24.4                     | 8.6        | 15.6       | 1.8        | 12.0       | 24.0      | Q1               |
|   | SN74ALVCF162835VR           | TVSOP | DGV                | 56 | 2000 | 330.0                    | 24.4                     | 6.8        | 11.7       | 1.6        | 12.0       | 24.0      | Q1               |

TEXAS INSTRUMENTS

www.ti.com

# PACKAGE MATERIALS INFORMATION

14-Jul-2012



\*All dimensions are nominal

| Device            | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|-------------------|--------------|-----------------|------|------|-------------|------------|-------------|
| SN74ALVCF162835GR | TSSOP        | DGG             | 56   | 2000 | 367.0       | 367.0      | 45.0        |
| SN74ALVCF162835VR | TVSOP        | DGV             | 56   | 2000 | 367.0       | 367.0      | 45.0        |

# **MECHANICAL DATA**

PLASTIC SMALL-OUTLINE

MPDS006C - FEBRUARY 1996 - REVISED AUGUST 2000

### DGV (R-PDSO-G\*\*)

24 PINS SHOWN



NOTES: A. All linear dimensions are in millimeters.

B. This drawing is subject to change without notice.

- C. Body dimensions do not include mold flash or protrusion, not to exceed 0,15 per side.
- D. Falls within JEDEC: 24/48 Pins MO-153

14/16/20/56 Pins – MO-194



# **PACKAGE OUTLINE**

# **DGG0056A**

# TSSOP - 1.2 mm max height

SMALL OUTLINE PACKAGE



NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not

- exceed 0.15 mm per side. 4. Reference JEDEC registration MO-153.



# DGG0056A

# **EXAMPLE BOARD LAYOUT**

# TSSOP - 1.2 mm max height

SMALL OUTLINE PACKAGE



NOTES: (continued)

5. Publication IPC-7351 may have alternate designs.

6. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



# DGG0056A

# **EXAMPLE STENCIL DESIGN**

# TSSOP - 1.2 mm max height

SMALL OUTLINE PACKAGE



NOTES: (continued)

- 7. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 8. Board assembly site may have different recommendations for stencil design.



#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale (www.ti.com/legal/termsofsale.html) or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2020, Texas Instruments Incorporated