



Sample &

Buy







TPS54362-Q1

SLVS845G - MARCH 2009 - REVISED AUGUST 2014

# TPS54362-Q1 3-A, 60-V Step-Down DC-DC Converter With Low I(a)

## 1 Features

- Qualified for Automotive Applications
- AEC-Q100 Qualified With the Following Results:
  - Device Temperature Grade 1: -40°C to 125°C Ambient Operating Temperature
  - Device HBM ESD Classification Level 2
  - Device CDM ESD Classification Level C5
- Withstands Transients up to 60 V With an Operating Range of 3.6 V to 48 V
- Asynchronous Switch-Mode Regulator With External Components (L and C), Load Current up to 3 A (max.)
- 0.8 V ± 1.5% Voltage Reference
- 200-kHz to 2.2-MHz Switching Frequency
- High-Voltage-Tolerant Enable Input for ON/OFF State
- Soft Start on Enable Cycle
- Slew-Rate Control on Internal Power Switch
- External Clock Input for Synchronization
- Pulse-Skip Mode (PFM) During Light Output Loads With Quiescent Current = 65 µA Typical (LPM Operation)
- External Compensation for Wide-Bandwidth Error Amplifier
- Internal Undervoltage Lockout, UVLO
- Programmable Reset Power-On Delay
- Reset-Function Filter Time for Fast Negative Transients
- Programmable Overvoltage Output Monitoring
- Programmable Undervoltage Output Monitoring, Issuance of Reset if Output Falls Below Threshold
- Thermal Shutdown During Excessive Power
   Dissipation
- Switch Current-Limit Protection
- Short-Circuit and Overcurrent Protection of FET
- Junction Temperature Range: –40°C to 150°C
- 20-Pin HTSSOP PowerPAD<sup>™</sup> Package
- Qualified for Automotive Applications

## 2 Applications

- Automotive Telematics
- Navigation Systems
- In-Dash Instrumentation
- Battery-Powered Applications

## 3 Description

The TPS54362-Q1 device is a step-down switchmode power supply with a low-power mode and a programmable voltage supervisor. Integrated input voltage-line feed-forward topology improves line transient regulation of the voltage-mode buck regulator. The regulator has a cycle-by-cycle current limit. Pulse-skip mode operation under no load reduces the supply current to 65  $\mu$ A. Using the enable pin reduces the supply shutdown current to 1  $\mu$ A.

An open-drain reset signal indicates when the nominal output drops below the threshold set by an external resistor-divider network. A soft-start capacitor controls the output voltage start-up ramp. The device activates an internal undervoltage shutdown when the input supply ramps down to 2.6 V.

Frequency foldback operation protects the device during an overload conditions on the output. The device also has thermal shutdown protection due to excessive power dissipation.

The B-revision has an improved leakage current parameter, and improved discharged function while in disable mode.

| Device I | nformation <sup>(1)</sup> |
|----------|---------------------------|
|----------|---------------------------|

| PART NUMBER | PACKAGE     | BODY SIZE (NOM)   |  |  |
|-------------|-------------|-------------------|--|--|
| TPS54362-Q1 | HTSSOP (20) | 6.50 mm × 4.40 mm |  |  |

(1) For all available packages, see the orderable addendum at the end of the datasheet.

## Simplified Schematic



## **Table of Contents**

| 1 |      | tures 1                          |
|---|------|----------------------------------|
| 2 | Арр  | lications1                       |
| 3 | Des  | cription 1                       |
| 4 | Rev  | ision History 2                  |
| 5 | Pin  | Configuration and Functions 4    |
| 6 | Spe  | cifications                      |
|   | 6.1  | Absolute Maximum Ratings 5       |
|   | 6.2  | Handling Ratings5                |
|   | 6.3  | Recommended Operating Conditions |
|   | 6.4  | Thermal Information6             |
|   | 6.5  | Electrical Characteristics7      |
|   | 6.6  | Timing Requirements8             |
|   | 6.7  | Switching Characteristics 8      |
|   | 6.8  | Typical Characteristics 9        |
| 7 | Deta | ailed Description 12             |
|   | 7.1  | Overview 12                      |
|   |      |                                  |

## 4 Revision History

# Added AEC-Q100 qualification features to the *Features* section 1 Added product improvements for B-revision silicon under the Product Description section 1 Increased the max output voltage value for the SS pin in the *Absolute Maximum Ratings* table 5 Changed column in Thermal Table from TPS54362A, to TPS54362X. 6 Changed the II<sub>KG</sub> row in Elec Chara Table from TPS54362A-Q1 to A-revision and TPS54362B-Q1 to B-revision 7 Increased the maximum I<sub>Ikg</sub> value for both B-revision test conditions in the *Electrical Characteristics* table 7 Changed in CAUTION: TPS54362A-Q1 to TPS54362A-Q1 and deleted TPS54362B-Q1 16 Changed in Soft-Start Capacitor paragraph TPS54362A-Q1 to TPS54362A-Q1 and deleted TPS54362B-Q1 26 Changed Power Supply Recommendations section: TPS54362A-Q1 to TPS54362A-Q1 and deleted TPS54362B-Q1 30

## Changes from Revision E (May 2013) to Revision F

Changes from Revision F (May 2014) to Revision G

| • | Changed all text, tables and graphics to the new data sheet template.                                                           | 1    |
|---|---------------------------------------------------------------------------------------------------------------------------------|------|
| • | Changed pinout drawing                                                                                                          | 4    |
| • | Changed parameter symbols for JEDEC compliance throughout the data sheet                                                        | 4    |
| • | Added a row for the Rslew pin to the Absolute Maximum Ratings table                                                             | 5    |
| • | Changed symbol for thermal resistance from $\theta$ to R <sub><math>\theta</math></sub> in the <i>Thermal Information</i> table | 6    |
| • | Added IIkg parameters for EN pin on TPS54362B-Q1 device                                                                         | 7    |
| • | Revised Figure 22                                                                                                               | . 22 |
| • | Changed value of R4 in Output Voltage and Feedback Resistor Selection section                                                   | . 25 |
| • | Changed several values in the Overvoltage Resistor Selection section                                                            | . 25 |
| • | Changed several values in the Reset-Threshold Resistor Selection section                                                        | . 25 |
| • | Changed the voltage value in the Undervoltage Threshold for Low-Power Mode and Load-Transient Operation section                 | . 26 |
| • | Added the TPS54362B-Q1 part number to the text of the Soft-Start Capacitor section                                              | . 26 |
| • | Changed calculated values for loop compensation components                                                                      | . 27 |
|   |                                                                                                                                 |      |

| 7.2   | Functional Block Diagram                                                                                                    | 12                                             |
|-------|-----------------------------------------------------------------------------------------------------------------------------|------------------------------------------------|
| 7.3   | Feature Description                                                                                                         | 13                                             |
| 7.4   | Device Functional Modes                                                                                                     | 20                                             |
| Appl  | ication and Implementation                                                                                                  | . 22                                           |
| 8.1   | Application Information                                                                                                     | 22                                             |
| 8.2   | Typical Application                                                                                                         | 22                                             |
| Pow   | er Supply Recommendations                                                                                                   | . 30                                           |
| Layo  | out                                                                                                                         | . 30                                           |
| 10.1  | Layout Guidelines                                                                                                           | 30                                             |
| 10.2  | Layout Example                                                                                                              | 31                                             |
| Devi  | ice and Documentation Support                                                                                               | . 32                                           |
| 11.1  | Trademarks                                                                                                                  | 32                                             |
| 11.2  | Electrostatic Discharge Caution                                                                                             | 32                                             |
| 11.3  | Glossary                                                                                                                    | 32                                             |
|       |                                                                                                                             |                                                |
| Infor | mation                                                                                                                      | . 32                                           |
|       | 7.3<br>7.4<br><b>Appl</b><br>8.1<br>8.2<br><b>Powe</b><br>10.1<br>10.2<br><b>Devi</b><br>11.1<br>11.2<br>11.3<br><b>Mec</b> | <ul> <li>7.4 Device Functional Modes</li></ul> |

## www.ti.com

#### Page

Page



| C | hanges from Revision D (October 2011) to Revision E                                                                                                                                                                                 | Page |
|---|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|
| • | Removed TPS54362-Q1 and TPS54362 from data sheet; added -Q1 to TPS54362A part numbers                                                                                                                                               | 1    |
| • | Removed Ordering Information table; see Package Option Addendum for ordering information                                                                                                                                            | 1    |
| • | Removed items 3 and 4 from the Soft Start (SS) section, also removed the sentence: Item 3 and item 4 are not applicable for TPS54362A-Q1.                                                                                           | 15   |
| • | Removed the following sentence from the <i>Soft-Start Capacitor</i> section: Equation 4 has to be satisfied in addition to the other conditions stated in the soft start section of this document (not applicable for TPS54362A-Q1) | 26   |

NSTRUMENTS

EXAS

## 5 Pin Configuration and Functions



#### **Pin Functions**

| PIN         |     | /O  | DESCRIPTION                                                                                                                                                                                                                                                                                                    |
|-------------|-----|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NAME        | NO. | 1/0 | DESCRIPTION                                                                                                                                                                                                                                                                                                    |
| BOOT        | 20  | 0   | External bootstrap capacitor to PH to drive the gate of the internal switching FET                                                                                                                                                                                                                             |
| Cdly        | 9   | I/O | External capacitor to ground to program power-on-reset delay.                                                                                                                                                                                                                                                  |
| COMP        | 15  | I/O | Error-amplifier output to connect external compensation components                                                                                                                                                                                                                                             |
| EN          | 5   | I   | Enable pin, internally pulled up. This pin requires an external pullup or pulldown to enable or disable the device.                                                                                                                                                                                            |
| GND         | 10  | 0   | Ground pin                                                                                                                                                                                                                                                                                                     |
| LPM         | 4   | I   | Low-power mode control using digital input signal. An internal pulldown resistor of 62 k $\Omega$ (typical) connects to ground.                                                                                                                                                                                |
| NU          | 1   | _   | Connect to ground                                                                                                                                                                                                                                                                                              |
|             | 2   |     |                                                                                                                                                                                                                                                                                                                |
| OV_TH       | 12  | I   | Sense input for overvoltage detection on regulated output. This pin monitors the $V_{(Vreg)}$ output voltage as divided by the external resistor network connecting between the VReg pin and ground. The resistor network programs the threshold voltage.                                                      |
| PH          | 17  | 0   | Source of the internal switching FET                                                                                                                                                                                                                                                                           |
| Rslew       | 7   | 0   | External resistor to ground to control the slew rate of the internal switching FET                                                                                                                                                                                                                             |
| RST         | 8   | 0   | Active-low, open-drain reset output connected to external bias voltage through a resistor, asserted high after the device starts regulating                                                                                                                                                                    |
| RST_TH      | 13  | I   | Sense input for undervoltage and reset voltage detection on regulated output to initiate a reset-output signal. This pin monitors the $V_{(Vreg)}$ output voltage as divided by the external resistor network connecting between the VReg pin and ground. The resistor network programs the threshold voltage. |
| RT          | 6   | 0   | External resistor to ground to program the internal oscillator frequency                                                                                                                                                                                                                                       |
| SS          | 11  | I/O | External capacitor to ground to program soft-start time                                                                                                                                                                                                                                                        |
| SYNC        | 3   | I   | External synchronization clock input to override the internal oscillator clock. An internal pulldown resistor of 62 k $\Omega$ (typical) connects to ground.                                                                                                                                                   |
| VIN         | 18  | Ι   | Unregulated input voltage. Connect pin 18 and pin 19 together externally.                                                                                                                                                                                                                                      |
|             | 19  |     |                                                                                                                                                                                                                                                                                                                |
| VReg        | 16  | I   | Internal low-side FET to load output during start-up or limit overshoot                                                                                                                                                                                                                                        |
| VSENSE      | 14  | I   | Inverting node of error amplifier for voltage-mode control                                                                                                                                                                                                                                                     |
| Thermal pad |     | _   | The thermal pad connects electrically to exposed ground pad on PCB for proper thermal performance.                                                                                                                                                                                                             |



## 6 Specifications

## 6.1 Absolute Maximum Ratings

over operating free-air temperature (unless otherwise noted) <sup>(1)</sup>

|                       |                   |                            | MIN   | MAX | UNIT |
|-----------------------|-------------------|----------------------------|-------|-----|------|
|                       | EN                |                            | -0.3  | 60  |      |
|                       | VIN               |                            | -0.3  | 60  |      |
|                       | VReg              |                            | -0.3  | 20  |      |
| Le mont e coltre e co | LPM               |                            | -0.3  | 5.5 |      |
| Input voltage         | OV_TH             |                            | -0.3  | 5.5 | V    |
|                       | RST_TH            |                            | -0.3  | 5.5 |      |
|                       | SYNC              |                            | -0.3  | 5.5 |      |
|                       | VSENSE            |                            | -0.3  | 5.5 |      |
|                       | BOOT              |                            | -0.3  | 65  |      |
|                       |                   |                            | -0.3  | 60  |      |
|                       |                   | 30 ns                      | -2    | 60  | N    |
|                       | PH                | 200 ns                     | -1    | 60  | V    |
|                       |                   | $T_{\rm J} = -40$          | -0.85 | 60  |      |
| Outrout welter an     |                   | T <sub>J</sub> = 125       | -0.5  | 60  |      |
| Output voltage        | RT                |                            | -0.3  | 5.5 |      |
|                       | RST               |                            | -0.3  | 5.5 |      |
|                       | Rslew             |                            | -0.3  | 5.5 | V    |
|                       | Cdly              |                            | -0.3  | 8   | v    |
|                       | SS                |                            | -0.3  | 8   |      |
|                       | COMP              |                            | -0.3  | 7   |      |
| TJ                    | Operating virtual | junction temperature range | -40   | 150 | °C   |

(1) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

## 6.2 Handling Ratings

|                    |                           |                                                         | MIN  | MAX | UNIT |
|--------------------|---------------------------|---------------------------------------------------------|------|-----|------|
| T <sub>stg</sub>   | Storage temperature range |                                                         | -55  | 165 | °C   |
| V <sub>(ESD)</sub> | Flastrastatia disabarga   | Human-body model (HBM), per AEC Q100-002 <sup>(1)</sup> | -2   | 2   | kV   |
|                    | Electrostatic discharge   | Charged-device model (CDM), per AEC Q100-011            | -750 | 750 | V    |

(1) AEC Q100-002 indicates HBM stressing is done in accordance with the ANSI/ESDA/JEDEC JS-001 specification.

SLVS845G - MARCH 2009 - REVISED AUGUST 2014

## 6.3 Recommended Operating Conditions

over operating free-air temperature (unless otherwise noted)

|                     |                                                              | MIN | MAX  | UNIT |
|---------------------|--------------------------------------------------------------|-----|------|------|
| VI                  | Unregulated buck supply input voltage (VIN, EN)              | 3.6 | 48   | V    |
| V <sub>(VReg)</sub> | Regulator voltage range                                      | 0.9 | 18   | V    |
|                     | Power up in low-power mode (LPM) or discontinuous mode (DCM) | 0.9 | 5.5  |      |
|                     | Logic level inputs (RST, VSENSE, OV_TH, RST_TH, SYNC, RT)    | 0   | 5.25 | V    |
|                     | Logic level inputs (SS, Cdly, COMP)                          | 0   | 6.5  | V    |
| TJ                  | Operating junction temperature range <sup>(1)</sup>          | -40 | 150  | °C   |

(1) This assumes  $T_A = T_J - Power dissipation \times R_{\theta JA}$  (junction-to-ambient).

## 6.4 Thermal Information

|                       |                                              | TPS54362-Q1 |       |
|-----------------------|----------------------------------------------|-------------|-------|
|                       | THERMAL METRIC <sup>(1)</sup>                | PWP         | UNIT  |
|                       |                                              | 20 PINS     |       |
| $R_{\theta J A}$      | Junction-to-ambient thermal resistance       | 43.8        |       |
| R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance    | 21.4        |       |
| $R_{\theta JB}$       | Junction-to-board thermal resistance         | 18.5        | °C/W  |
| $\Psi_{JT}$           | Junction-to-top characterization parameter   | 0.5         | °C/vv |
| Ψ <sub>JB</sub>       | Junction-to-board characterization parameter | 18.3        |       |
| R <sub>0JC(bot)</sub> | Junction-to-case (bottom) thermal resistance | 1.2         |       |

(1) For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report, SPRA953.

6



## 6.5 Electrical Characteristics

 $V_{(V|N)} = 7 V$  to 48 V,  $V_{(EN)} = V_{(V|N)}$ ,  $T_J = -40^{\circ}C$  to 150°C (unless otherwise noted)

|                         | PARAMETER                                           | TES                                                                                                                               | T CONDITIONS                            | MIN   | TYP | MAX   | UNIT | TEST <sup>(1)</sup> |
|-------------------------|-----------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------|-------|-----|-------|------|---------------------|
| INPUT PO                | OWER SUPPLY                                         |                                                                                                                                   |                                         |       |     |       |      |                     |
|                         |                                                     | Normal mode-buck mode af                                                                                                          | ter initial start-up                    | 3.6   |     | 48    | V    |                     |
|                         |                                                     |                                                                                                                                   | Falling threshold (LPM disabled)        |       | 8   |       |      |                     |
| V <sub>(VIN)</sub>      | Supply voltage on VIN pin                           | Low-power mode                                                                                                                    | Rising threshold (LPM activated)        |       | 8.5 |       | V    | Info                |
|                         |                                                     |                                                                                                                                   | High-voltage threshold (LPM disabled)   | 25    | 27  | 30    | -    |                     |
| I <sub>(q-Normal)</sub> | Quiescent current, normal mode                      | $\begin{array}{l} \text{Open-loop test} - \text{maximum c} \\ \text{V}_{(\text{VIN})} = 7 \text{ V to } 48 \text{ V} \end{array}$ | luty cycle                              |       | 5   | 10    | mA   | PT                  |
|                         |                                                     | $I_{(VReg)}$ < 1 mA, $V_{(VIN)}$ = 12 V,                                                                                          | $T_A = 25^{\circ}C$                     |       | 65  | 75    |      |                     |
|                         | Quiescent current; low-power                        | $I_{(VReg)}$ < 1 mA, $V_{(VIN)}$ = 12 V,                                                                                          | –40 < T <sub>J</sub> < 150°C            |       |     | 75    | μA   | PT                  |
| I(q-LPM)                | mode                                                | $I_{(VReg)}$ < 1 mA, $V_{(VIN)}$ = 24 V,                                                                                          | $T_A = 25^{\circ}C$                     |       |     | 85    | μπ   |                     |
|                         |                                                     | $I_{(VReg)}$ < 1 mA, $V_{(VIN)}$ = 24 V,                                                                                          | –40 < T <sub>J</sub> < 150°C            |       |     | 85    |      |                     |
| I <sub>(SD)</sub>       | Shutdown                                            | $V_{(EN)} = 0$ V, device is OFF, T<br>V_{(VIN)} = 24 V                                                                            | $r_{A} = -40^{\circ}$ C to 125°C,       |       |     | 10    | μA   | PT                  |
| (- )                    |                                                     | $V_{(EN)} = 0$ V, device is OFF, T                                                                                                | $T_{A} = 25^{\circ}C, V_{(VIN)} = 12 V$ |       | 1   | 4     |      |                     |
| TRANSIT                 | TION TIMES (LOW-POWER AND N                         | IORMAL MODES)                                                                                                                     |                                         |       |     |       |      |                     |
| t <sub>d(1)</sub>       | Transition delay from normal mode to low-power mode | $V_{(VIN)} = 12 \text{ V}, V_{(VReg)} = 5 \text{ V}, I_{0}$                                                                       | <sub>(VReg)</sub> = 1 A to 1 mA         |       | 100 |       | μs   | СТ                  |
| t <sub>d(2)</sub>       | Transition delay from low-power mode to normal mode | $V_{(VIN)}$ = 12 V, $V_{(VReg)}$ = 5 V, I                                                                                         | <sub>(VReg)</sub> = 1 mA to 1 A         |       | 5   |       | μs   | СТ                  |
| SWITCH-                 | MODE SUPPLY (VReg)                                  |                                                                                                                                   |                                         |       |     |       |      |                     |
| V <sub>(VReg)</sub>     | Regulator output                                    | $V_{(VSENSE)} = 0.8-V$ reference                                                                                                  |                                         | 0.9   |     | 18    | V    | Info                |
| V <sub>(VSENSE)</sub>   | Feedback voltage                                    | $V_{(VReg)} = 0.9 V$ to 18 V, $V_{(VIN)}$                                                                                         | ) = 7 V to 48 V                         | 0.788 | 0.8 | 0.812 | V    | СТ                  |
| r <sub>DS(on)</sub>     | Internal switch resistance                          | Measured across VIN and PI                                                                                                        | H, I <sub>(VReg)</sub> = 500 mA         |       |     | 500   | mΩ   | PT                  |
| I <sub>(CL)</sub>       | Switch current limit, cycle-by-<br>cycle            | V <sub>(VIN)</sub> = 12 V                                                                                                         | (                                       |       |     |       | А    | Info                |
| t <sub>(ON-Min)</sub>   | Duty-cycle pulse duration (ON)                      |                                                                                                                                   |                                         | 50    | 100 | 150   | ns   | Info                |
| t <sub>(OFF-Min)</sub>  | Duty-cycle pulse duration (OFF)                     |                                                                                                                                   |                                         | 100   | 200 | 250   | ns   | Info                |
| f <sub>(SW)</sub>       | Switch-mode frequency                               | Set using external resistor or                                                                                                    | n RT pin                                | 0.2   |     | 2.2   | MHz  | PT                  |
|                         | Accuracy of f <sub>(SW)</sub>                       |                                                                                                                                   |                                         | -10%  |     | 10%   |      | PT                  |
| I <sub>(Sink)</sub>     | Sink current in start-up condition                  | $V_{(OV_TH)} = 0 \text{ V}, V_{(VReg)} = 10 \text{ V}$                                                                            | 1                                       |       |     | 1     | mA   | Info                |
| I <sub>(Limit)</sub>    | Sink-current limit                                  | $0 \text{ V} < \text{V}_{(\text{OV}_{\text{TH}})} < 0.8 \text{ V}, \text{ V}_{(\text{VReg})}$                                     | <sub>g)</sub> = 10 V                    |       |     | 80    | mA   | Info                |
| ENABLE                  | (EN)                                                |                                                                                                                                   |                                         |       |     |       |      |                     |
| V <sub>IL</sub>         | Low input threshold                                 |                                                                                                                                   |                                         |       |     | 0.7   | V    | PT                  |
| VIH                     | High input threshold                                |                                                                                                                                   |                                         | 1.7   |     |       | V    | PT                  |
|                         |                                                     | A-revision, $V_{(EN)} = 60 V$                                                                                                     |                                         |       | 100 | 135   |      |                     |
|                         | Laskaga into EN nin                                 | A-revision,, $V_{(EN)} = 12 V$                                                                                                    |                                         |       | 8   | 15    |      | PT                  |
| l <sub>lkg</sub>        | Leakage into EN pin                                 | B-revision, $V_{(EN)} = 60 V$                                                                                                     |                                         |       |     | 10    | μA   | PI                  |
|                         |                                                     | B-revision, $V_{(EN)} = 12 V$                                                                                                     |                                         |       |     | 2     |      |                     |
| RESET D                 | DELAY (Cdly)                                        | ·                                                                                                                                 |                                         |       |     |       |      |                     |
| I <sub>O</sub>          | External capacitor charge<br>current                | V <sub>(EN)</sub> = high                                                                                                          |                                         | 1.4   | 2   | 2.6   | μA   | PT                  |
| VThreshold              | Switching threshold                                 | Output voltage in regulation                                                                                                      |                                         |       | 2   |       | V    | PT                  |
| LOW-PO                  | WER MODE (LPM)                                      |                                                                                                                                   |                                         |       |     |       |      |                     |
| VIL                     | Low input threshold                                 | V <sub>(VIN)</sub> = 12 V                                                                                                         |                                         | · -   |     | 0.7   | V    | PT                  |
| V <sub>IH</sub>         | High input threshold                                | V <sub>(VIN)</sub> = 12 V                                                                                                         |                                         | 1.7   |     |       | V    | PT                  |
| l <sub>ikg</sub>        | Leakage into LPM pin                                | $V_{(LPM)} = 5 V$                                                                                                                 |                                         |       | 65  | 95    | μA   | PT                  |
|                         | OUTPUT (RST)                                        |                                                                                                                                   |                                         |       |     |       |      |                     |
| V <sub>(RST_TH)</sub>   | Reset threshold for RST_TH pin                      |                                                                                                                                   |                                         | 0.768 |     | 0.832 | V    | PT                  |
|                         |                                                     |                                                                                                                                   |                                         |       |     |       |      |                     |

(1) PT = Production tested; CT = Characterization tested only, not production tested; Info = User information only, not production tested

7

INSTRUMENTS

www.ti.com

## **Electrical Characteristics (continued)**

 $V_{(VIN)} = 7 \text{ V to } 48 \text{ V}, V_{(EN)} = V_{(VIN)}, T_J = -40^{\circ}\text{C} \text{ to } 150^{\circ}\text{C}$  (unless otherwise noted)

|                        | PARAMETER                                 | TEST CONDITIONS                        | MIN   | TYP | MAX   | UNIT | TEST <sup>(1)</sup> |
|------------------------|-------------------------------------------|----------------------------------------|-------|-----|-------|------|---------------------|
| SYNCHR                 | ONIZATION (SYNC) <sup>(2)</sup>           |                                        |       |     |       |      |                     |
| VIL(SYNC)              | Low input threshold                       |                                        |       |     | 0.7   | V    | PT                  |
| V <sub>IH(SYNC)</sub>  | High input threshold                      |                                        | 1.7   |     |       | V    | PT                  |
| l <sub>ikg</sub>       | Leakage                                   | SYNC = 5 V                             |       | 65  | 95    | μA   | PT                  |
| Duty <sub>(min)</sub>  | Minimum duty cycle                        |                                        | 30%   |     |       |      | СТ                  |
| Duty <sub>(miax)</sub> | Maximum duty cycle                        |                                        |       |     | 70%   |      | СТ                  |
| Rslew                  |                                           |                                        |       |     |       |      |                     |
|                        | Outrast assesst                           | Rslew = 50 kΩ                          |       | 20  |       | μA   | СТ                  |
| I(Rslew)               | Output current                            | Rslew = 10 kΩ                          |       | 100 |       |      | CI                  |
| OVERVO                 | LTAGE SUPERVISORS (OV_TH)                 |                                        |       |     |       |      |                     |
| V <sub>(OV_TH)</sub>   | Threshold for OV_TH pin during OV         | Internal switch is OFF.                | 0.768 |     | 0.832 | V    | DT                  |
|                        | Internal pulldown current on<br>OV_TH pin | OV_TH = 1 V, V <sub>(VReg)</sub> = 5 V |       | 70  |       | mA   | PT                  |
| THERMA                 | L SHUTDOWN                                |                                        |       |     |       |      |                     |
| T <sub>(SD)</sub>      | Thermal shutdown junction temperature     |                                        |       | 175 |       | °C   | СТ                  |
| T <sub>(HYS)</sub>     | Temperature hysteresis                    |                                        |       | 30  |       | °C   | СТ                  |

(2) The SYNC input clock can have a maximum frequency of 2x the programmed clock frequency up to a maximum value of 1.1 MHz.

## 6.6 Timing Requirements

 $V_{(VIN)} = 7 \text{ V to } 48 \text{ V}, V_{(EN)} = V_{(VIN)}, T_J = -40^{\circ}\text{C} \text{ to } 150^{\circ}\text{C}$  (unless otherwise noted)

|                           |                                  |                                                                | MIN | NOM | MAX  | UNIT | TEST <sup>(1)</sup> |
|---------------------------|----------------------------------|----------------------------------------------------------------|-----|-----|------|------|---------------------|
| SYNCHRON                  | IIZATION (SYNC) <sup>(2)</sup>   |                                                                |     |     |      |      |                     |
| t <sub>(trans-ItoE)</sub> | Internal clock to external clock | External clock = 1 MHz, $V_{(VIN)}$ = 12 V, $V_{(VReg)}$ = 5 V |     | 2.5 |      | μs   | Info                |
| f <sub>(SYNC)</sub>       | Input clock                      |                                                                | 180 |     | 2200 | kHz  | СТ                  |
| RESET OUT                 | IPUT (RST)                       |                                                                |     |     |      |      |                     |
| t <sub>d(POR)</sub>       | POR delay timer                  | C2 = 4.7 nF                                                    | 3.6 |     | 7    | ms   | PT                  |
| t <sub>d(RSTdly)</sub>    | Filter time                      |                                                                | 10  | 20  | 35   | μs   | PT                  |

(1) PT = Production tested; CT = Characterization tested only, not production tested; Info = User information only, not production tested(2) The SYNC input clock can have a maximum frequency of 2x the programmed clock frequency up to a maximum value of 1.1 MHz.

## 6.7 Switching Characteristics

 $V_{(VIN)} = 7 \text{ V to } 48 \text{ V}, V_{(EN)} = V_{(VIN)}, T_J = -40^{\circ}\text{C} \text{ to } 150^{\circ}\text{C}$  (unless otherwise noted)

|                           | PARAMETER                        | TEST CONDITIONS                                                   | MIN | TYP | MAX | UNIT | TEST <sup>(1)</sup> |
|---------------------------|----------------------------------|-------------------------------------------------------------------|-----|-----|-----|------|---------------------|
| SYNCHR                    | ONIZATION (SYNC) <sup>(2)</sup>  |                                                                   |     |     |     |      |                     |
| t <sub>(trans-Etol)</sub> | External clock to internal clock | Remove external clock, $V_{(VIN)} = 12 V$ ,<br>$V_{(VReg)} = 5 V$ |     | 32  |     | μs   | Info                |

(1) PT = Production tested; CT = Characterization tested only, not production tested; Info = User information only, not production tested

(2) The SYNC input clock can have a maximum frequency of 2x the programmed clock frequency up to a maximum value of 1.1 MHz.



## 6.8 Typical Characteristics





## 6.8.2 Output Voltage Dropout



TPS54362-Q1 SLVS845G – MARCH 2009 – REVISED AUGUST 2014

www.ti.com

NSTRUMENTS

**EXAS** 

## **Output Voltage Dropout (continued)**



## NOTE

Tracking: The input voltage at which the output voltage drops approximately -0.7 V of the regulated voltage or for low input voltages (tracking function) over the load range.

Start: The input voltage required to achieve 5-V regulation on power up with the stated load currents.

## 6.8.3 Quiescent and Standby Current





## **Quiescent and Standby Current (continued)**



6.8.4 Reference Voltages



TEXAS INSTRUMENTS

www.ti.com

## 7 Detailed Description

## 7.1 Overview

The TPS54362-Q1 device is a 60-V, 3-A DC-DC step-down (buck) converter using a voltage-control-mode scheme. The device features a supervisory function for power-on-reset during system power on. When the output voltage has exceeded the threshold set by the resistor network connected to the RST\_TH pin, a delay of 1 ms per nF (based on the capacitor value on the RSTDLY pin) occurs before the release to high of the <u>RST</u> pin. Conversely on power down, once the output voltage falls below the same set threshold, the device pulls RST low only after a de-glitch filter of approximately 20  $\mu$ s (typical) expires. The implementation of this function prevents the triggering of RST due to fast transient line noise on the output supply.

An overvoltage monitor function limits output voltage to the threshold set by OV\_TH. The external resistor network sets both the RST\_TH and OV\_TH monitoring voltages to be a pre-scale of the output voltage, and the internal bias voltages of the voltage comparators (0.8 V typical) are the basis of the thresholds.

<u>The RST\_TH</u> setting is the basis for detection of undervoltage on the output, which invokes low assertion of the RST pin. The OV\_TH setting is the basis for detection of overvoltage on the output, which does not invoke low assertion of the RST pin. However, the device commands the internal switch to turn OFF.

In systems where power consumption is critical, implementation of low-power mode reduces the non-switching quiescent current during light load conditions. The system entering discontinuous current mode (DCM) for at least 100 µs determines PFM operation. When the device enters discontinuous mode depends on the selection of external components.

If excessive power dissipation causes invocation of thermal shutdown, the device disables the internal switch, and the regulated output voltage starts to decrease. Depending on the load line, the regulated voltage could decay and the RST\_TH threshold may assert the RST output low.



## 7.2 Functional Block Diagram

## 7.3 Feature Description

The TPS54362-Q1 device is a DC-DC converter using a voltage-control-mode scheme with an input voltage feed-forward technique. The device is programmable for a range of output voltages with a wide input-voltage range. The following are details with regard to the pin functionality.

## 7.3.1 Input Voltage

The VIN pin is the input power source for the TPS54362-Q1 device. This pin requires external protection against voltage levels greater than 60 V and reverse battery. In buck mode, the device draws pulsed input current from this pin, with fast rise and fall times. Therefore, this input line requires a filter capacitor to minimize noise. Additionally, for EMI considerations, the line may also require an input-filter inductor.

## 7.3.2 Function Mode

| FUNCTION | OPERATING VOLTAGE<br>RANGE | OUTPUT CURRENT CAPABILITY                                                                                                                                      | COMMENTS                                                                                                                                                                                                          |
|----------|----------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Buck     | 3.6 V to 48 V              | $V_{(VReg)} = 0.9 V$ to 18 V and $I_{(VReg)}$ up to 3<br>A; however, at higher output power the<br>device requires derating for maximum<br>temperature rating. | Optimum performance: always set V <sub>(VIN)</sub> -to-V <sub>(VReg)</sub> ratios such that the minimum required duty cycle pulse ( $t_{(ON-Min)}$ ) > 150 ns. The minimum off-time is 250 ns for all conditions. |

## 7.3.3 Output Voltage V<sub>(VReg)</sub>

The converter supplied from battery voltage  $V_{(VIN)}$  and the external components (L, C) generate the output voltage,  $V_{(VReg)}$ . The VSENSE pin senses the output through an external resistor divider and compares it with an internal reference voltage.

Selecting the external resistors according to the relationship in Equation 1 selects the value of the adjustable output voltage between 0.9 V and 18 V in buck mode. Reference designators for the resistors in the following equations refer to the *Functional Block Diagram*.

 $V_{(VReg)} = V_{ref} (1 + R4 / R5)$ 

where

- R5 and R4 are feedback resistors
- $V_{ref} = 0.8 V$  (typical)

The internal reference voltage has a  $\pm 1.5\%$  tolerance. The overall output voltage tolerance depends on the external feedback resistors. To determine the overall output voltage tolerance, use the following relationship:

 $V_{(VReg-tol)} = V_{(VRef-tol)} + (R4 / (R4 + R5)) \times (R4-tol + R5-tol)$ 

where

- R4 and R5 are feedback resistors
- V<sub>ref</sub> = 0.8 V (typical)

The VReg pin also connects internally to a load of 100  $\Omega$ , which turns ON in the following conditions:

- During startup conditions, when the device is powered up with no load, or whenever EN is toggled, the internal load connected to the VReg pin turns ON for about 100 µs to charge the bootstrap capacitor to provide gate drive voltage to the switching transistor.
- During normal operating conditions, when the regulated output voltage exceeds the overvoltage threshold (preset by external resisitors R1, R2, and R3), the internal load turns ON, pulling this pin down to bring the regulated output voltage down.

Typically, the output uses a capacitor within the range of 10  $\mu$ F to 400  $\mu$ F. This pin must have a filter capacitor with low ESR characteristics in order to minimize output ripple voltage.

## 7.3.4 Oscillator Frequency (RT)

Oscillator frequency is selectable by means of a resistor placed at the RT pin. The switching frequency ( $f_{(SW)}$ ) can be set in the range of 200 kHz–2200 kHz. In addition, a clock signal ( $f_{(ext)}$ ) at the SYNC pin with  $f_{(SW)} < f_{(ext)} < 2 \times f_{(SW)}$  can externally impose the switching frequency. In this case, the external clock overrides the switching frequency determined by the RT pin, and the external synchronization signal clocks the internal oscillator.

(2)

(1)





Figure 13. Switching Frequency vs Resistor Value

## 7.3.5 Synchronization (SYNC)

The SYNC pin is an external input signal to synchronize the switching frequency using an external clock signal. The synchronization input overrides the internally fixed oscillator signal. The synchronization signal must be valid for approximately 2 clock cycles (pulses) before the transition is made for synchronization with the external frequency input. If the external clock input does NOT transition low or high for 32  $\mu$ S (typical), the system defaults to the internal clock set by the RT pin. The SYNC input clock can have a maximum frequency of 2× the programmed clock frequency up to a maximum value of 2.2 MHz.

## 7.3.6 Enable or Shutdown (EN)

The enable pin provides electrical on-off control of the regulator. Once the enable pin voltage exceeds the threshold voltage, the regulator starts operation, and the internal soft start begins to ramp. Pulling the enable pin voltage below the threshold voltage stops the regulator from switching, and the internal soft start resets. Connecting the pin to ground or to any voltage less than 0.7 V disables the regulator and activates the shutdown mode. This pin must have an external pullup or pulldown to change the state of the device.

## 7.3.7 Reset Delay (Cdly)

The reset-delay pin sets the desired delay time to assert the RESET pin high after the supply has exceeded the programmed VReg\_RST voltage. One can program the delay in the range of 2.2 ms to 200 ms using capacitors in the range of 2.2 nF to 200 nF. Use Equation 3 to calculate the delay time.

 $t_{d(POR)} = 1 \text{ ms} / nF \times C$ 

where

• C = capacitance on the Cdly pin

## (3)

## 7.3.8 Reset Pin ( $\overline{RST}$ )

The RST pin is an open-drain output. The device asserts the power-on-reset output low until the output voltage exceeds the programmed VReg\_RST voltage threshold and the reset delay timer has expired. Additionally, whenever the EN pin is low or open, the device immediately asserts RST low regardless of the output voltage. A reset filter timer prevents reset being invoked because of short negative transients on the output line. If a thermal shutdown occurs due to excessive thermal conditions, the device asserts this pin low when the switching FET is OFF and output falls below the reset threshold.



TPS54362-Q1 SLVS845G – MARCH 2009–REVISED AUGUST 2014



Figure 14. Power-On Condition, Reset Line

Figure 15. Power-Down Condition, Reset Line

## 7.3.9 Boost Capacitor (BOOT)

This capacitor provides the gate-drive voltage for the internal MOSFET switch. TI recommends X7R or X5R grade dielectrics because of the stable values over temperature of these dielectrics. Decreasing the value of the boost capacitor for low-Vreg applications, high-frequency applications, or combination applications may be necessary. Increasing the value of the boost capacitor for high-Vreg applications, low-frequency applications, or combination applications may be necessary (for example, 100 nF for 500 kHz at 5 V or 220 nF for 500 kHz at 8 V).

## 7.3.10 Soft Start (SS)

On power up or after a short-circuit event, TI recommends the following conditions:

- V<sub>(VIN)</sub> V<sub>(VReg)</sub> > 2.5 V
- Load current < 1 A, until RST goes high

 $C_{(SS)}$  is 1 nF to 220 nF. If the buck converter starts up with output shorted to ground, the value of  $C_{(SS)}$  must be a minimum of 150 nF.

## 7.3.11 Short-Circuit Protection

The TPS54362-Q1 device features output short-circuit protection. Detection of short-circuit conditions is by monitoring RST\_TH, and when the voltage on this node drops below 0.2 V, the switching frequency decreases and the current limit folds back to protect the device. The switching frequency folds back to approximately 25 kHz and the current limit reduces to 30% of the current-limit typical value.

## 7.3.12 Overcurrent Protection

Implementation of overcurrent protection is by sensing the current through the NMOS switch FET and a comparison of the sensed current to a current reference level representing the overcurrent threshold limit. Sensed current exceeding the overcurrent threshold limit sets the overcurrent indicator to true. The system ignores the overcurrent indicator for the leading edge blanking time at the beginning of each cycle to avoid any turnon-noise glitches.

Copyright © 2009–2014, Texas Instruments Incorporated



Setting the overcurrent indicator to true triggers overcurrent protection. The MOSFET turns off for the rest of the cycle after a propagation delay. The name of the overcurrent protection scheme is cycle-by-cycle current limiting. If the sensed current continues to increase during cycle-by-cycle current limiting, the temperature of the device starts rising. At the temperature limit, thermal shutdown (TSD) kicks in and shuts down switching until the device cools sufficiently.

### CAUTION

In certain conditions, device damage may occur under a shorted load condition, depending on the supply voltage. The design of the TPS54362-Q1 devices is for protection from damage due to a shorted load condition using a cycle-by-cycle current limit, the short-circuit protection function, and/or the thermal shutdown function.

Short-circuit detection protects the device from damage when encountering a  $0-\Omega$  short-circuit condition. However, damage to a device may occur when the shorted load has some resistivity and the output level stays higher than the short-circuit detection level of 0.2 V. In this case, the inductor current increases until the junction temperature of the device hits the thermal shutdown threshold, but damage to the switching FET may occur before thermal shutdown.

This failure only occurs during an output short circuit with some resistivity when the supply voltage is above 18 V.

## 7.3.13 Slew Rate Control (Rslew)

The Rslew pin controls the switching slew rate of the internal power NMOS. An external resistor with a slew-rate range for rise and fall times as shown in Figure 16 and Figure 17 sets the slew rate. The range of rise time  $t_r = 15$  ns to 35 ns, and fall time  $t_f = 15$  ns to 200 ns, with Rslew range of 10 k $\Omega$  to 50 k $\Omega$  (see Figure 16 and Figure 17).



## 7.3.14 Thermal Shutdown

The TPS54362-Q1 device protects itself from overheating with an internal thermal-shutdown circuit. If the junction temperature exceeds the thermal-shutdown trip point, the MOSFET turns off. The device restarts automatically under control of the slow-start circuit when the junction temperature drops below the thermal-shutdown hysteretic trip point. Operating in low-power mode disables the thermal-shutdown sensing circuitry for low current consumption. Asserting RST or V<sub>(VReg UV)</sub> low activates thermal-shutdown monitoring.

## 7.3.15 Regulation Voltage (VSENSE)

Use of the VSENSE pin is for programming the regulated output voltage based on a resistor feedback network monitoring the  $V_{(VRea)}$  output voltage. The selected ratio of R4 to R5 sets the VReg voltage.



#### 7.3.16 RESET Threshold (RST\_TH)

This pin is programmable for setting the undervoltage threshold level ( $V_{(VReg_UV)}$ ) for proper regulation in low-power mode and the reset threshold level ( $V_{(VReg_RST)}$ ) to initiate a reset-output signal. The resistor combination of R1 to R3 programs the threshold for detection of undervoltage. Voltage bias on R2 + R3 sets the reset threshold.

Undervoltage for transient and low-power-mode operation:

 $V_{(VReg_UV)} = 0.82 V \times (R1 + R2 + R3 / (R2 + R3))$ (4) Reset threshold =  $V_{(VReg_RST)} = 0.8 V \times (R1 + R2 + R3 / (R2 + R3))$ (5)

Recommended range: 70% to 92% of the regulation voltage

## 7.3.17 Overvoltage Supervisor for V<sub>(VReg)</sub> (OV\_TH)

This pin is programmable to set the overvoltage monitoring of the regulated output voltage. The resistor combination of R1 to R3 programs the threshold for detection of overvoltage. The bias voltage of R3 sets the OV threshold and the output voltage accuracy in hysteretic mode during transient events.

Overvoltage reference = 
$$V_{(VReg_OV)}$$
 = 0.8 V × (R1 + R2 + R3) / (R3) (6)

Recommended range: 106% to 110% of the regulation voltage

## 7.3.18 Noise Filter on RST\_TH and OV\_TH Pins

Some noise sensitivity exists on the RST\_TH and OV\_TH pins, and added capacitance filters this noise. The noise is more pronounced with fast falling edges on the PH pin. So a smaller Rslew resistor (minimum recommended value is 10 k $\Omega$ ) may require more capacitance on RST\_TH and OV\_TH. Users should use the smallest capacitance necessary, because larger values increase the loop response time and degrade short-circuit protection and transient response. The 2-µs maximum time constant seen on OV\_TH and RST\_TH when V<sub>(VReg)</sub> = 0 V (that is, [R2 + R3] × [C9 + C10] < 2 µs) determines the upper limit. The noise in the RST\_TH and OV\_TH resistor chain may change with PCB layout or application setup, so there may not be a requirement for the RST\_TH and/or OV\_TH capacitor in all applications. Users can place the footprint and then populate it only if necessary.

## Example:

R1 = 36 kΩ

- $R2 = 600 \Omega$
- $R3 = 6.6 \ k\Omega$

 $V_{(VReg\_RST)} = 0.8 \times (43.2 \text{ k}\Omega) / 7.2 \text{ k}\Omega = 4.8 \text{ V}$ 

 $V_{(VReg_OV)} = 0.8 \times (43.2 \text{ k}\Omega) / 6.6 \text{ k}\Omega) = 5.24 \text{ V}$ 



Figure 18. Resistor Network and Noise Filters

Typical values for the RST\_TH and OV\_TH capacitors are in the 10-pF to 100-pF range for total resistance on the RST\_TH-OV\_TH divider of < 200 k $\Omega$ .

(7)

(8)

## 7.3.19 Output Tolerances Based on Modes of Operation



Figure 19. Modes of Operation

| Table 1. Values for Threshold Vol | tages in Each Mode of Operation |
|-----------------------------------|---------------------------------|
|-----------------------------------|---------------------------------|

| MODE OF OPERATION | V <sub>(VReg)</sub> - LOWER LIMIT   | V <sub>(VReg)</sub> – UPPER LIMIT             | COMMENTS                            |
|-------------------|-------------------------------------|-----------------------------------------------|-------------------------------------|
| Hysteretic mode   | 0.82 V × (R1 + R2 + R3) / (R2 + R3) | 0.8 V × (R1 + R2 + R3) / (R3)                 | Minimum to maximum ripple on output |
| Low-power mode    | 0.82 V × (R1 + R2 + R3) / (R2 + R3) | V <sub>(VReg)</sub> + V <sub>(VReg-tol)</sub> | Minimum to maximum ripple on output |
| Active (normal)   | $V_{(VReg)} - V_{(VReg-tol)}$       | V <sub>(VReg)</sub> + V <sub>(VReg-tol)</sub> | Minimum to maximum ripple on output |

| Table 2. Values for Threshold | Voltages of Volta | age Supervisors |
|-------------------------------|-------------------|-----------------|
|-------------------------------|-------------------|-----------------|

| SUPERVISOR<br>THRESHOLDS | V <sub>(VReg)</sub> - TYPICAL VALUE | TOLERANCE                                                                       | COMMENTS                      |  |
|--------------------------|-------------------------------------|---------------------------------------------------------------------------------|-------------------------------|--|
| Overvoltage              | 0.8 V × (R1 + R2 + R3) / (R3)       |                                                                                 | Overvoltage threshold setting |  |
| Reset                    | 0.8 V × (R1 + R2 + R3) / (R2 + R3)  | $\pm (V_{(VRef-tol)} + (R1 / [R1 + R2 + R3]) \times (R1-tol + R2-tol + R3-tol)$ | Reset threshold setting       |  |

## 7.3.20 Load Regulation and Line Regulation in Hysteretic Mode

This mode of operation is when a load or line transient step occurs in the application. The converter goes into a hysteretic mode of operation until the error amplifier stabilizes and controls the output regulation to a tighter output tolerance. During the load step,  $V_{(VReg_OV)}$  sets the regulator upper threshold and the  $V_{(VReg_UV)}$  limit sets the lower threshold.

The converter enters this mode of operation during load- or line-transient events if the main control loop cannot respond to regulate within the specified tolerances. The regulator exits this mode once the main control loop responds.



### 7.3.21 Internal Undervoltage Lockout (UVLO)

On power up, the internal band-gap and bias currents attaining stability, which is typically at  $V_{(V|N)} = 3.4 V$  (minimum), enables the IC. On power down, disabling the internal circuitry occurs at  $V_{(V|N)} = 2.6$ V`(maximum).

### 7.3.22 Loop-Control Frequency Compensation



Figure 20. Type III Compensation

#### 7.3.22.1 Type III Compensation

 $f_{(c)} = f_{(SW)} \times 0.1$  (unity-gain frequency is the name of the cutoff frequency when the gain is 1).  $f_{(c)}$  is typically 1/5 to 1/10 of the switching frequency, and is typically greater than five times the double-pole frequency of the LC filter.

Equation 9 and Equation 10 derive the modulator break frequencies as a function of the output LC filter. The LC output filter gives a double pole, which has a -180 degree phase shift.

$$f_{(LC)} = \frac{1}{2\pi (L \times C4)^{1/2}}$$
(9)

The ESR of the output capacitor C gives a zero that has a 90° phase shift.

$$f_{(ESR)} = \frac{1}{2\pi \times C4 \times ESR_{C4}}$$
(10)

$$V_{(Vreg)} = V_{ref} \times \frac{(R4 + R5)}{R5}$$

$$V_{(Vreg)} = (R4 + R5)$$
(11)

$$\frac{V(\text{vreg})}{0.8 \text{ V}} = \frac{V(4 + 10)}{\text{R5}}$$
(12)

The V<sub>(VIN)</sub> / V<sub>(ramp)</sub> modulator gain is about 10 for 8 V < VIN < 50 V. V<sub>(ramp)</sub> is fixed at 1 V for V<sub>(VIN)</sub> < 8 V and at 5 V for V<sub>(VIN)</sub> > 48 V.

Note that the  $V_{(V|N)} / V_{(ramp)}$  gain ( $A_{(mod)}$ ) is not precise and has a tolerance of about 20%.

$$V_{(ramp)} = \frac{V_{(VIN)}}{10}$$

$$Gain (dB) = 20 \times \log \left(\frac{V_{(VIN)}}{V_{(ramp)}}\right)$$
(13)
$$Gain = 20 \times \log 10 = 20 \text{ dB}$$
(14)

TEXAS INSTRUMENTS

www.ti.com

# TPS54362-Q1

SLVS845G - MARCH 2009 - REVISED AUGUST 2014

$$f_{(p1)} = \frac{(C5 + C8)}{2\pi \times R6 \times (C5 \times C8)}$$
(15)  

$$f_{(p2)} = \frac{1}{2\pi \times R9 \times C7}$$
(16)  

$$f_{(z1)} = \frac{1}{2\pi \times R6 \times C5}$$
(17)  

$$f_{(z1)} = \frac{1}{2\pi \times R6 \times C5}$$

$$f_{(z2)} = \frac{1}{2\pi \times (R4 + R9) \times C7}$$
(18)

## 7.3.23 Bode Plot of Converter Gain



Figure 21. Bode Plot of Converter Gain

## 7.4 Device Functional Modes

## 7.4.1 Low-Power Mode (LPM)

The TPS54362-Q1 device automatically enters low-power mode once the regulation goes into discontinuous mode. The internal control circuitry for any transition from low-power mode to high-power mode occurs within 5  $\mu$ s (typical). In low-power mode, the converter operates as a hysteretic controller with the threshold limits set by  $V_{(VReg_UV)} = 0.82 \times (R1 + R2 + R3 / (R2 + R3))$  for the lower limit and approximately  $V_{(VReg)}$  for the upper limit. To ensure tight regulation in the low-power mode, set the R2 and R3 values accordingly.

The device operates with both automatic and digitally controlled low-power mode. The digital low-power mode can override the automatic low-power mode function by applying the appropriate signal on the LPM pin. The device goes into active or normal mode for at least 100 µs on the tripping of RST\_TH or VREG\_UV. Operating in active mode or normal mode enables all blocks, including the OV function.

Being in LPM disables the OV function.

Active or normal mode: When the device is in DCM with LPM = High or in CCM with LPM = High or Low LPM: When part is in DCM with LPM = Low

## Automatic and Digital

LPM high:

LPM high forces the device to normal mode at fixed frequency, even at light load current (the device does pulse skipping to keep output voltage in regulation at light loads).



## **Device Functional Modes (continued)**

LPM low or open: The device automatically changes between normal and low-power mode depending on load current.

## 7.4.2 Buck-Mode Low-Power-Mode Operation

When operating in low-power mode (buck regulator) with the output shorted to ground, the device asserts a reset. The thermal-shutdown and current-limiting circuitry activates to protect the device.

Low-power-mode operation begins once the converter enters the discontinuous mode of operation.

## 7.4.3 External LPM Operation

The low-power mode (LPM) is active-low; if there is an open on this pin the IC enters the low-power mode (internal pulldown).

To allow low-power mode operation, the load current must be low with the LPM pin set to ground.

To inhibit low-power mode, the microcontroller must drive the pin high, and the converter must not be in discontinuous mode of operation.

The device can only power up in LPM or DCM if  $V_{(VReg)} < 5.5$  V and  $V_{(VIN)} - V_{(VReg)} > 2.5$  V.

In active mode. the device powers up when  $V_{(VIN)} > 3.6 V$  (minimum).

## **NOTE** Being in LPM prevents enabling of the OV\_TH circuit.

Active or normal mode: When the device is in CCM or DCM with LPM = High

LPM: When the device is in DCM with LPM = Low

TPS54362-Q1 SLVS845G – MARCH 2009 – REVISED AUGUST 2014

www.ti.com

## 8 Application and Implementation

## 8.1 Application Information

This section is a starting point, with theoretical representation of the values used for the application. Improving the performance of the device may require further optimization of the component values.

## 8.2 Typical Application





## 8.2.1 Design Requirements

For this design example, use the parameters listed in Table 3.

|                                               | -                      |
|-----------------------------------------------|------------------------|
| DESIGN PARAMETER                              | EXAMPLE VALUE          |
| Input voltage, V <sub>I</sub>                 | 8 V to 28 V            |
| Output voltage, V <sub>O</sub>                | 5 V ± 2%               |
| Maximum output current, I <sub>O-max</sub>    | 3 A                    |
| Transient response 0.25-A to 2.25-A load step | $\Delta V_{O} = 5\%$   |
| Reset threshold                               | 92% of output voltage  |
| Overvoltage threshold                         | 106% of output voltage |
| Undervoltage threshold                        | 95% of output voltage  |
|                                               |                        |

**Table 3. Design Parameters** 



#### 8.2.2 Detailed Design Procedure

#### 8.2.2.1 Selecting the Switching Frequency

The user selects the switching frequency based on the minimum on-time of the internal power switch, the maximum input voltage, the minimum output voltage, and the frequency-shift limitations. Use Equation 19 to find the maximum frequency for the regulator. Determine the value of the resistor to connect to the RT pin to set this frequency from Figure 13.

$$f_{(SW-max)} = \frac{\left(\frac{V_{O(min)}}{V_{I(max)}}\right)}{t_{(ON-Min)}} (Hz)$$

where

- f<sub>(SW-max)</sub> = 770 kHz
- t<sub>(ON-Min)</sub> = 150 ns from the *Electrical Characteristics* table

(19)

(20)

TPS54362-Q1

SLVS845G - MARCH 2009 - REVISED AUGUST 2014

Because the oscillator can vary 10%, decrease the frequency by 10%. Further, to keep the switching frequency outside the AM band, one can select  $f_{(sw)}$  as 400 kHz (500 kHz in the application example).

## 8.2.2.2 Output Inductor Selection (L<sub>0</sub>)

Calculate the minimum inductor value using Equation 21.

 $k_{(IND)}$  is the coefficient that represents the amount of inductor ripple current relative to the maximum output current. Calculate the ripple using Equation 20.

The output capacitor filters the inductor ripple current, and so the typical range of this ripple current is in the range calculated with  $k_{(IND)} = 0.2$  to 0.3, depending on the ESR and the ripple-current rating of the output capacitor. The minimum inductor value calculated is 14.5 µH; choose an inductor  $\approx 22 \mu$ H.

$$I_{(Ripple)} = k_{(IND)} \times I_{C}$$

where

$$I_{(Ripple)} = 0.2 \times 2.5 = 0.5 A (peak-to-peak)$$

Calculate inductor  $L_{(O)}$ :

$$L_{(O-min)} = \frac{\left(V_{I(max)} - V_{O}\right) \times V_{O}}{f_{(SW)} \times I_{(Ripple)} \times V_{I(max)}}$$
(Henries)

where

- f<sub>(SW)</sub> is the regulator switching frequency
- $I_{(Ripple)}$  = Allowable ripple current in the inductor, typically 20% of maximum  $I_0$  (21)

The RMS (root-mean-square) and peak current flowing in the inductor is:

$$I_{L(RMS)} = \sqrt{\left(I_{O}\right)^{2} + \frac{\left(I_{(Ripple)}\right)^{2}}{12}} \qquad (Amperes)$$
(22)

Inductor peak current:

$$I_{L(pk)} = I_{O} + \frac{I_{(Ripple)}}{2} \quad (Amperes)$$
(23)

## 8.2.2.3 Output Capacitor ( $C_{\odot}$ )

The selection of the output capacitor determines several parameters in the operation of the converter, the modulator pole, voltage droop on the output capacitor, and the output ripple.

During a load step from no load to full load or changes in the input voltage, the output capacitor must hold up the output voltage above a certain level for a specified time and not issue a reset, until the main regulator control loop responds to the change. Equation 25 determines the minimum output capacitance required to allow sufficient droop on the output voltage without issuing a reset.

Copyright © 2009–2014, Texas Instruments Incorporated

(24)

**NSTRUMENTS** 

FXAS

The capacitance value determines the modulator pole and the rolloff frequency due to the LC output filter double pole - Equation 9.

The output ripple voltage is a product of the output capacitor ESR and ripple current - Equation 27.

Using Equation 24, the minimum capacitance needed to maintain the desired output voltage during a high-to-low load transition and prevent overshoot is 157  $\mu$ F.

$$C_{(O)} = \frac{L \times \left[I_{O(max)}^{2} - I_{O(min)}^{2}\right]}{V_{O(max)}^{2} - V_{O(min)}^{2}}$$
(Farads)

where

- I<sub>O(max)</sub> is the maximum output current
- I<sub>O(min)</sub> is the minimum output current

The difference between the output current maximum-to-minimum is the worst-case load step in the system

- V<sub>O(max)</sub> is maximum tolerance of regulated output voltage
- V<sub>O(min)</sub> is the minimum tolerance of regulated output voltage

The calculation of minimum capacitance needed for transient load response, using Equation 25, yields 53 µF.

$$C_{(O)} > \frac{2 \times \Delta I_{O}}{f_{(SW)} \times \Delta V_{O}}$$
 (Farads) (25)

The calculation of minimum capacitance needed for output voltage ripple specification, using Equation 26, yields  $1.18 \ \mu$ F.

$$C_{(O)} > \frac{1}{8 \times f_{(SW)}} \times \frac{1}{\left(\frac{V_{O(Ripple)}}{I_{(Ripple)}}\right)}$$
(Farads) (26)

The most critical condition based on the foregoing calculations indicates that the output capacitance must be a minimum of 157  $\mu$ F to keep the output voltage in regulation during load transients.

Factoring in additional capacitance de-ratings for temperature, aging, and dc bias yields a value of 220  $\mu$ F. Equation 27 calculates the ESR required to meet the ripple-voltage tolerance of the system, but for system stability the ESR should not exceed 100 m $\Omega$ .

Maximum ESR of the out capacitor based on output ripple voltage specification is:

$$R_{(ESR)} < \frac{V_{O(Ripple)}}{I_{(Ripple)}} \qquad (Ohms)$$
(27)

Output capacitor root-mean-square (rms) ripple current. This is to prevent excess heating or failure due to high ripple currents. This parameter is sometimes specified by the manufacturers.

$$I_{O(RMS)} = \frac{V_{O} \times (V_{I(max)}) - V_{O})}{\sqrt{12} \times V_{I(max)} \times L_{(O)} \times f_{(SW)}}$$
(Amperes) (28)

## 8.2.2.4 Flyback Schottky Diode

The TPS54362-Q1 device requires an external Schottky diode connected between the PH pin and the power ground termination. The absolute voltage at the PH pin should not go beyond the values mentioned in *Absolute Maximum Ratings*. The Schottky diode conducts the output current during the off state of the internal power switch. This Schottky diode must have a reverse breakdown higher than the maximum input voltage of the application. The low forward voltage of a Schottky diode makes it ideal for this situation. Select the Schottky diode based on the appropriate power rating, which factors in the dc conduction losses and the ac losses due to the high switching frequencies; Equation 29 determines the power requirement.



(29)

$$P_{(diode)} = \left(\frac{\left[V_{l(max)} - V_{O}\right] \times I_{O} \times V_{(fd)}}{V_{l(max)}}\right) + \left(\frac{\left[V_{l} - V_{(fd)}\right]^{2} \times f_{(SW)} \times C_{j}}{2}\right)$$
(Watts)

where

- V<sub>F</sub> = forward conducting voltage of Schottky diode
- C<sub>i</sub> = junction capacitance of the Schottky diode

The recommended part numbers of the Flyback Schottky diodes are PDS360 and SBR8U60P5.

## 8.2.2.5 Input Capacitor, C<sub>(1)</sub>

The requires an input ceramic decoupling capacitor with type X5R or X7R dielectric, and bulk capacitance to minimize input ripple voltage. The dc voltage rating of this input capacitance must be greater than the maximum input voltage. The capacitor must have an input ripple current rating higher than the maximum input ripple current of the converter for the application; Equation 30 determines the ripple current.

The input capacitors for power regulators are chosen to have reasonable capacitance-to-volume ratio and fairly stable over temperature. The value of the input capacitance also determines the input ripple voltage of the regulator, shown by Equation 31.

$$I_{I(RMS)} = I_{O} \times \sqrt{\frac{V_{O}}{V_{I(min)}}} \times \frac{V_{I(min)} - V_{O}}{V_{I(min)}}$$
(Amperes)  
$$\Delta V_{I} = \frac{I_{O(max)} \times 0.25}{C_{(I)} \times f_{(SW)}}$$
(Volts)  
(31)

## 8.2.2.6 Output Voltage and Feedback Resistor Selection

In the design example, the R4 selection is 187 k $\Omega$ ; using Equation 1, R4 calculates as 35.7 k $\Omega$ . To minimize the effect of leakage current on the VSENSE pin, the current flowing through the feedback network should be greater than 5  $\mu$ A in order to maintain output accuracy. Higher resistor values help improve the converter efficiency at low output currents, but may introduce noise immunity problems.

## 8.2.2.7 Overvoltage Resistor Selection

Use Equation 6 to determine the value of R3 to set the overvoltage threshold at 1.06 x 5.5 V. The total resistor network from the VReg output to ground is approximately 100 k $\Omega$  (this is R1 + R2 +R3). The calculated value of R3 is then 15.09 k $\Omega$ . Use the nearest standard value, which is 15 k $\Omega$ . This pin may require a noise decoupling capacitor to ensure proper operation; the value chosen for this design is 56 pF.

## 8.2.2.8 Reset-Threshold Resistor Selection

Using Equation 5, calculate the value of R2 + R3, and then knowing R3 from the OV\_TH setting, determine R2. The value of R2 + R3 yields 17.39 k $\Omega$ , which means R2 is approximately 2.32 k $\Omega$ . This sets the reset threshold at 0.92 × 5 V. This pin may require a noise-decoupling capacitor to ensure proper operation; the value chosen for this design is 15 pF. The value determined for R1 is 82.5 k $\Omega$ .

## 8.2.2.9 Low-Power Mode Threshold

To obtain an approximation of the output load current at which the converter is operating in discontinuous mode, use Equation 32. The values used in the equation for minimum and maximum input voltage affect the duty cycle and the overall discontinuous-mode (DCM) load current. With a maximum input voltage of 28 V, the output load current for DCM is 165.8 mA, and for minimum input voltage of 8 V, the DCM-mode load current is 111.7 mA. These are nominal values, calculated without taking into consideration other factors like external component variations with temperature and aging.

$$I_{L(DCM)} = I_{L(LPM)} = \frac{(1 - D) \times V_O}{2 \times f_{(SW)} \times L_{(O)}}$$
 (Amperes) (with ±30% hysteresis)

where

NSTRUMENTS

FXAS

- I<sub>L(DCM)</sub> = Output load current at which the converter is operating in discontinuous mode
- I<sub>L(LPM)</sub> = Output load current at which the converter is operating in low-power mode
- D = Duty cycle

## 8.2.2.10 Undervoltage Threshold for Low-Power Mode and Load-Transient Operation

Setting the undervoltage threshold above the reset threshold ensures the regulator operates within the specified tolerances during output load transients of low load to high load and during discontinuous conduction mode. Using Equation 4, determine the typical voltage threshold.

In this design, the value for this threshold is  $0.95 \times 5$  V.

## 8.2.2.11 Soft-Start Capacitor

The soft-start capacitor determines the minimum time to reach the desired output voltage during a power-up cycle. This time is important when a load requires a controlled voltage-slew rate. Soft starting helps to limit the current draw from the input voltage supply line. This design requires a 4.7-nF capacitor to meet the soft-start criteria. If the buck converter starts up with output shorted to ground, the circuit requires a TPS54362-Q1 device and a minimum 150-nF C<sub>(SS)</sub>.

#### 8.2.2.12 Bootstrap Capacitor Selection

Connect a 0.1-µF ceramic capacitor between the PH and BOOT pins for the converter to operate and regulate the desired output voltage. TI recommends using a capacitor with X5R or better-grade dielectric material, and a voltage rating on this capacitor of at least 25 V to allow for derating.

1

#### 8.2.2.13 Guidelines for Compensation Components

Make the two zeroes close to the double pole (LC), for example,  $f_{(z1)} \approx f_{(z2)} \approx 2 \times \pi \sqrt{LC_O}$ .

- 1. Make the first zero below the filter double pole (approximately 50% to 75% of  $f_{(LC)}$ ).
- 2. Make the second zero at the filter double pole  $(f_{(LC)})$ .

Make the two poles above the crossover frequency  $f_{(c)}$ ,

- 1. Make the first pole at the ESR frequency  $(f_{(ESR)})$ .
- 2. Make the second pole at 0.5 the switching frequency (0.5 ×  $f_{(SW)}$ ). Select R4 = 187 kO

$$R5 = \frac{(R4 \times 0.8)}{(V_0 - 0.8)}$$
(33)

$$R6 = \frac{I_{(c)} \times V_{(ramp)} \times R4}{(f_{(LC)} \times V_{I})}$$
(34)

Calculate C5 based on placing a zero at 50% to 75% of the output-filter double-pole frequency.

$$C5 = \frac{1}{\pi \times R6 \times f_{(LC)}}$$
(35)

Calculate C8 by placing the first pole at the ESR zero frequency.

$$C8 = \frac{C5}{(2\pi \times R6 \times C5 \times f_{(ESR)} - 1)}$$
(36)

Set the second pole at 0.5 times the switching frequency, and also set the second zero at the output-filter double-pole frequency.

$$R9 = \frac{R4}{\frac{f_{(SW)}}{2 \times f_{(LC)}} - 1}$$
(37)

(32)



C7 =  $\frac{1}{\pi \times \text{R9} \times f_{(SW)}}$ 

#### 8.2.2.14 Compensation

#### 8.2.2.14.1 Calculate the Loop Compensation

DC modulator gain  $(A_{(mod)}) = 8 / V_{(ramp)}$   $V_{(ramp)} = 0.8 V$  $A_{(mod)} (dB) = 20 \log (10) = 20 dB$ 

Output filter due to LC<sub>O</sub> poles and C<sub>O</sub> ESR zeros from Equation 9 and Equation 10.

$$\begin{split} f_{(LC)} &= 3.4 \text{ kHz for } LC_O = 22 \text{ } \mu\text{H}, \text{ } C_O = 100 \text{ } \mu\text{F} \\ f_{(ESR)} &= 15.9 \text{ } \text{kHz for } C_O = 100 \text{ } \mu\text{F}, \text{ } \text{ESR} = 100 \text{ } \text{m}\Omega \\ \text{Choose } \text{R4} = 187 \text{ } \text{k}\Omega. \end{split}$$

Calculate the poles and zeros for a type III network using equations Equation 33 to Equation 38.

 $\begin{array}{l} \mathsf{R5} = 35.7 \ \mathsf{k}\Omega \ (\text{use standard value } 35.7 \ \mathsf{k}\Omega) \\ \mathsf{R6} = 276 \ \mathsf{k}\Omega \ (\text{use standard value } 274 \ \mathsf{k}\Omega) \\ \mathsf{C5} = 340 \ \mathsf{pF} \ (\text{use standard value } 330 \ \mathsf{pF}) \\ \mathsf{C8} = 40.6 \ \mathsf{pF} \ (\text{use standard value } 22 \ \mathsf{pF}) \\ \mathsf{R9} = 2.57 \ \mathsf{k}\Omega \ (\text{use standard value } 2.55 \ \mathsf{k}\Omega) \\ \mathsf{C7} = 247 \ \mathsf{pF} \ (\text{use standard value } 220 \ \mathsf{pF}) \end{array}$ 

Calculate the poles and zeros based on these compensation values, using Equation 15 through Equation 18.

#### 8.2.2.14.2 Power Dissipation

The power dissipation losses applicable for continuous-conduction-mode operation (CCM) are:

$$P_{(CON)} = I_{O}^{2} \times r_{DS(on)} \times \frac{v_{O}}{V_{I}}$$
(Conduction losses)  

$$P_{(SW)} = 1/2 \times V_{I} \times I_{O} \times (t_{r} + t_{f}) \times f_{(SW)}$$
(Switching losses)  

$$P_{(Gate)} = V_{(drive)} \times Q_{g} \times f_{(SW)}$$
(Gate drive losses) where  $Q_{g} = 1 \times 10^{-9}$  (nC)  

$$P_{(IC)} = V_{I} \times I_{(q-normal)}$$
(Supply losses)  

$$P_{T} = P_{(CON)} + P_{(SW)} + P_{(Gate)} + P_{(IC)}$$
(Watts) (43)

where:

 $\begin{array}{l} V_{O} = Output \ voltage \\ V_{I} = Input \ voltage \\ I_{O} = Output \ current \\ t_{r} = FET \ switching \ rise \ time \ (maximum \ t_{r} = 40 \ ns) \\ t_{f} = FET \ switching \ fall \ time \\ V_{(drive)} = FET \ gate-drive \ voltage \ (typically \ V_{(drive)} = 6 \ V \ and \ maximum \ V_{(drive)} = 8 \ V) \\ f_{(sw)} = Switching \ frequency \end{array}$ 

For a given operating ambient temperature  $T_A$ 

$$T_{J} = T_{A} + R_{\theta JA} \times P_{T}$$
(44)

For a given maximum junction temperature T<sub>J-Max</sub> = 150°C

 $T_{A(Max)} = T_{J(Max)} - R_{\theta JA} \times P_{T}$ 

where:

 $P_T$  = Total power dissipation (watts)  $T_A$  = Ambient temperature in °C  $T_J$  = Junction temperature in °C (45)

(38)



T<sub>A(Max)</sub> = Maximum ambient temperature in °C

 $T_{J(Max)}$  = Maximum junction temperature in °C

 $R_{\theta,JA}$  = Thermal resistance of package in (°C/W)

Other factors not included in the preceding information which affect the overall efficiency and power losses are:

- Inductor ac and dc losses
- Trace resistance and losses associated with the copper trace routing and connections
- Flyback catch diode

The output current rating for the regulator may require derating for ambient temperatures above 85°C. The derating value depends on the calculated worst-case power dissipation and the thermal management implementation in the application.



Figure 23. Power Dissipation Derating

## 8.2.3 Application Curves





SLVS845G - MARCH 2009 - REVISED AUGUST 2014





## 9 Power Supply Recommendations

The design of the TPS54362-Q1 devices is for operation using an input supply range from 3.6 V to 48 V. This input supply should be well regulated. If there is a possibility for a reverse-voltage condition to occur, place a series Schottky diode in the power routing.

## 10 Layout

## 10.1 Layout Guidelines

TI recommends the following guidelines for PCB layout of the TPS54362-Q1 device.

## 10.1.1 Inductor

Use a low-EMI inductor with a ferrite-type shielded core. Other types of inductors may be used; however, they must have low-EMI characteristics and be located away from the low-power traces and components in the circuit.

#### 10.1.2 Input Filter Capacitors

Input ceramic filter capacitors should be located in close proximity to the VIN pin. TI recommends surface-mount capacitors to minimize lead length and reduce noise coupling.

#### 10.1.3 Feedback

Route the feedback trace such that there is minimum interaction with any noise sources associated with the switching components. Recommended practice is to place the inductor away from the feedback trace to prevent EMI noise.

#### 10.1.4 Traces and Ground Plane

All power (high-current) traces should be thick and as short as possible. The inductor and output capacitors should be as close to each other as possible. This reduces the EMI radiated by the power traces due to high switching currents.

In a two-sided PCB, TI recommends having ground planes on both sides of the PCB to help reduce noise and ground-loop errors. Connect the ground connection for the input and output capacitors and IC ground to this ground plane.

In a multilayer PCB, the ground plane separates the power plane (where high switching currents and components are placed) from the signal plane (where the feedback trace and components are) for improved performance.

Also, arrange the components such that the switching-current loops curl in the same direction. Place the highcurrent components such that during conduction the current path is in the same direction. Doing so prevents magnetic field reversal caused by the traces between the two half cycles, helping to reduce radiated EMI.



TPS54362-Q1 SLVS845G – MARCH 2009–REVISED AUGUST 2014

www.ti.com

## 10.2 Layout Example



Figure 30. PCB Layout Example

Submit Documentation Feedback

## 11 Device and Documentation Support

## 11.1 Trademarks

PowerPAD is a trademark of Texas Instruments. All other trademarks are the property of their respective owners.

## **11.2 Electrostatic Discharge Caution**



32

These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

## 11.3 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

## 12 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the mostcurrent data available for the designated devices. This data is subject to change without notice and without revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

www.ti.com



6-Feb-2020

## PACKAGING INFORMATION

| Orderable Device | Status<br>(1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan<br>(2)            | Lead/Ball Finish<br>(6) | MSL Peak Temp       | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|---------------|--------------|--------------------|------|----------------|----------------------------|-------------------------|---------------------|--------------|-------------------------|---------|
| TPS54362AQPWPRQ1 | NRND          | HTSSOP       | PWP                | 20   | 2000           | Green (RoHS<br>& no Sb/Br) | NIPDAU                  | Level-3-260C-168 HR | -40 to 125   | 54362AQ1                |         |
| TPS54362BQPWPRQ1 | ACTIVE        | HTSSOP       | PWP                | 20   | 2000           | Green (RoHS<br>& no Sb/Br) | NIPDAU                  | Level-3-260C-168 HR | -40 to 125   | 54362BQ                 | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

**LIFEBUY:** TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

(5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead/Ball Finish - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



6-Feb-2020

OTHER QUALIFIED VERSIONS OF TPS54362-Q1 :

NOTE: Qualified Version Definitions:

# PACKAGE MATERIALS INFORMATION

www.ti.com

Texas Instruments

## TAPE AND REEL INFORMATION





## QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| *All dimensions are nominal |                 |                    |    |      |                          |                          |            |            |            |            |           |                  |
|-----------------------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| Device                      | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
| TPS54362AQPWPRQ1            | HTSSOP          | PWP                | 20 | 2000 | 330.0                    | 16.4                     | 6.95       | 7.1        | 1.6        | 8.0        | 16.0      | Q1               |
| TPS54362BQPWPRQ1            | HTSSOP          | PWP                | 20 | 2000 | 330.0                    | 16.4                     | 6.95       | 7.1        | 1.6        | 8.0        | 16.0      | Q1               |

TEXAS INSTRUMENTS

www.ti.com

# PACKAGE MATERIALS INFORMATION

29-Sep-2019



\*All dimensions are nominal

| Device           | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|------------------|--------------|-----------------|------|------|-------------|------------|-------------|
| TPS54362AQPWPRQ1 | HTSSOP       | PWP             | 20   | 2000 | 350.0       | 350.0      | 43.0        |
| TPS54362BQPWPRQ1 | HTSSOP       | PWP             | 20   | 2000 | 350.0       | 350.0      | 43.0        |

PWP (R-PDSO-G20)

PowerPAD<sup>™</sup> PLASTIC SMALL OUTLINE



All linear dimensions are in millimeters. NOTES: Α.

- Β. This drawing is subject to change without notice.
- Body dimensions do not include mold flash or protrusions. Mold flash and protrusion shall not exceed 0.15 per side. C.
- This package is designed to be soldered to a thermal pad on the board. Refer to Technical Brief, PowerPad D.
- Thermally Enhanced Package, Texas Instruments Literature No. SLMA002 for information regarding recommended board layout. This document is available at www.ti.com <a href="http://www.ti.com">http://www.ti.com</a>. E. See the additional figure in the Product Data Sheet for details regarding the exposed thermal pad features and dimensions. E. Falls within JEDEC MO-153

PowerPAD is a trademark of Texas Instruments.



# PWP (R-PDSO-G20) PowerPAD<sup>™</sup> SMALL PLASTIC OUTLINE

### THERMAL INFORMATION

This PowerPAD<sup>™</sup> package incorporates an exposed thermal pad that is designed to be attached to a printed circuit board (PCB). The thermal pad must be soldered directly to the PCB. After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC).

For additional information on the PowerPAD package and how to take advantage of its heat dissipating abilities, refer to Technical Brief, PowerPAD Thermally Enhanced Package, Texas Instruments Literature No. SLMA002 and Application Brief, PowerPAD Made Easy, Texas Instruments Literature No. SLMA004. Both documents are available at www.ti.com.

The exposed thermal pad dimensions for this package are shown in the following illustration.



 $\underline{\mathbb{A}}$  Exposed tie strap features may not be present.

PowerPAD is a trademark of Texas Instruments





# PowerPAD<sup>™</sup> PLASTIC SMALL OUTLINE



NOTES:

A.

- All linear dimensions are in millimeters. This drawing is subject to change without notice. Β.
- Customers should place a note on the circuit board fabrication drawing not to alter the center solder mask defined pad. C.
- This package is designed to be soldered to a thermal pad on the board. Refer to Technical Brief, PowerPad D. Thermally Enhanced Package, Texas Instruments Literature No. SLMA002, SLMA004, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com <http://www.ti.com>. Publication IPC-7351 is recommended for alternate designs.
- E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Example stencil design based on a 50% volumetric metal load solder paste. Refer to IPC-7525 for other stencil recommendations.
- F. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale (www.ti.com/legal/termsofsale.html) or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2020, Texas Instruments Incorporated