- Designed to be Used in Voltage-Limiting Applications
- 6.5-Ω On-State Connection Between Ports A and B
- Flow-Through Pinout for Ease of Printed Circuit Board Trace Routing
- Direct Interface With GTL+ Levels
- ESD Protection Exceeds JESD 22
  - 2000-V Human-Body Model (A114-A)
  - 1000-V Charged-Device Model (C101)

#### description/ordering information

The SN74TVC3010 provides 11 parallel NMOS pass transistors with a common gate. The low on-state resistance of the switch allows connections to be made with minimal propagation delay.



The device can be used as a 10-bit switch with the gates cascaded together to a reference transistor. The low-voltage side of each pass transistor is limited to a voltage set by the reference transistor. This is done to protect components with inputs that are sensitive to high-state voltage-level overshoots. (See Application Information in this data sheet.)

All of the transistors in the TVC array have the same electrical characteristics; therefore, any one of them can be used as the reference transistor. Since, within the device, the characteristics from transistor to transistor are equal, the maximum output high-state voltage ( $V_{OH}$ ) is approximately the reference voltage ( $V_{REF}$ ), with minimal deviation from one output to another. This is a large benefit of the TVC solution over discrete devices. Because the fabrication of the transistors is symmetrical, either port connection of each bit can be used as the low-voltage side, and the I/O signals are bidirectional through each FET.

#### ORDERING INFORMATION

| TA            | PACKAGE           | <u></u> †     | ORDERABLE<br>PART NUMBER | TOP-SIDE<br>MARKING |
|---------------|-------------------|---------------|--------------------------|---------------------|
|               | SOIC - DW         | Tube          | SN74TVC3010DW            | TVC3010             |
|               | 301C - DW         | Tape and reel | SN74TVC3010DWR           | 1 0 0 3 0 1 0       |
| –40°C to 85°C | SSOP (QSOP) – DBQ | Tape and reel | SN74TVC3010DBQR          | TVC3010             |
|               | TSSOP – PW        | Tape and reel | SN74TVC3010PWR           | TT010               |
|               | TVSOP – DGV       | Tape and reel | SN74TVC3010DGVR          | TT010               |

<sup>†</sup> Package drawings, standard packing quantities, thermal data, symbolization, and PCB design guidelines are available at www.ti.com/sc/package.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.



## simplified schematic



## absolute maximum ratings over operating free-air temperature range (unless otherwise noted)†

| Input voltage range, V <sub>I</sub> (see Note 1)<br>Input/output voltage range, V <sub>I/O</sub> (see Note 1) |               | <br>–0.5 V to 7 V  |
|---------------------------------------------------------------------------------------------------------------|---------------|--------------------|
| Continuous channel current                                                                                    |               | <br>128 mA         |
| Input clamp current, I <sub>IK</sub> (V <sub>I</sub> < 0)                                                     |               | <br>               |
| Package thermal impedance, θ <sub>JA</sub> (see Note 2):                                                      | : DBQ package | <br>61°C/W         |
|                                                                                                               | DGV package   | <br>86°C/W         |
|                                                                                                               | DW package .  | <br>46°C/W         |
|                                                                                                               | PW package .  | <br>88°C/W         |
| Storage temperature range, T <sub>stg</sub>                                                                   |               | <br>–65°C to 150°C |

<sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

## recommended operating conditions

|                  |                                | MIN | TYP | MAX | UNIT |
|------------------|--------------------------------|-----|-----|-----|------|
| V <sub>I/O</sub> | Input/output voltage           | 0   |     | 5   | V    |
| VGATE            | GATE voltage                   | 0   |     | 5   | V    |
| IPASS            | Pass-transistor current        |     | 20  | 64  | mA   |
| TA               | Operating free-air temperature | -40 |     | 85  | °C   |



NOTES: 1. The input and input/output negative-voltage ratings may be exceeded if the input and input/output clamp-current ratings are observed.

<sup>2.</sup> The package thermal impedance is calculated in accordance with JESD 51-7.

## application operating conditions (see Figure 3)

|                  |                                | MIN                    | TYP | MAX  | UNIT |
|------------------|--------------------------------|------------------------|-----|------|------|
| VBIAS            | BIAS voltage                   | V <sub>REF</sub> + 0.6 | 2.1 | 5    | V    |
| VGATE            | GATE voltage                   | V <sub>REF</sub> + 0.6 | 2.1 | 5    | V    |
| VREF             | Reference voltage              | 0                      | 1.5 | 4.4  | V    |
| V <sub>DPU</sub> | Drain pullup voltage           | 2.36                   | 2.5 | 2.64 | V    |
| IPASS            | Pass-transistor current        |                        | 14  |      | mA   |
| IREF             | Reference-transistor current   |                        | 5   |      | μΑ   |
| TA               | Operating free-air temperature | -40                    |     | 85   | °C   |

## electrical characteristics over recommended operating free-air temperature range (unless otherwise noted)

| PARAMETER            |                                                         | TEST CONDITIONS                                     | 3                                        | MIN | TYP <sup>†</sup> | MAX  | UNIT |
|----------------------|---------------------------------------------------------|-----------------------------------------------------|------------------------------------------|-----|------------------|------|------|
| VIK                  | $V_{BIAS} = 0$ ,                                        | $I_{I} = -18 \text{ mA}$                            |                                          |     |                  | -1.2 | V    |
| V <sub>OL</sub>      | I <sub>REF</sub> = 5 μA,<br>V <sub>DPU</sub> = 2.625 V, | $V_{REF} = 1.365 \text{ V},$ $R_{DPU} = 150 \Omega$ | $V_S = 0.175 \text{ V},$<br>See Figure 1 |     |                  | 350  | mV   |
| C <sub>i(GATE)</sub> | V <sub>I</sub> = 3 V or 0                               |                                                     |                                          |     | 24               |      | pF   |
| C <sub>io(off)</sub> | V <sub>O</sub> = 3 V or 0                               |                                                     |                                          |     | 4                | 12   | pF   |
| C <sub>io(on)</sub>  | V <sub>O</sub> = 3 V or 0                               |                                                     |                                          |     | 12               | 30   | pF   |
| r <sub>on</sub> ‡    | I <sub>REF</sub> = 5 μA,<br>V <sub>DPU</sub> = 2.625 V, | $V_{REF} = 1.365 V$ , $R_{DPU} = 150 \Omega$        | $V_S = 0.175 V$ ,<br>See Figure 1        |     |                  | 12.5 | Ω    |

<sup>&</sup>lt;sup>†</sup> All typical values are at  $T_A = 25$ °C.

# switching characteristics over recommended operating free-air temperature range, $V_{DPU} = 2.36 \text{ V}$ to 2.64 V (unless otherwise noted) (see Figure 1)

| PARAMETER        | FROM<br>(INPUT) | TO<br>(OUTPUT) | MIN | MAX | UNIT |
|------------------|-----------------|----------------|-----|-----|------|
| tPLH             | A or B          | B or A         | 0   | 4   | 20   |
| t <sub>PHL</sub> | AUB             | BULA           | 0   | 4   | ns   |

<sup>&</sup>lt;sup>‡</sup> Measured by the voltage drop between the A and B terminals at the indicated current through the switch. On-state resistance is determined by the lowest voltage of the two (A or B) terminals.

#### PARAMETER MEASUREMENT INFORMATION



TESTER CALIBRATION SETUP (see Note C)



- NOTES: A. All input pulses are supplied by generators having the following characteristics: PRR  $\leq$  10 MHz,  $Z_O = 50 \ \Omega$ ,  $t_f \leq 2 \ ns$ .
  - B. The outputs are measured one at a time with one transition per measurement.
  - C. Test procedure: tpLHREF and tpHLREF are obtained by measuring the propagation delay of a reference measuring point. tPLHDUT and tPHLDUT are obtained by measuring the propagation delay of the device under test.

  - D. tplH = tplHDUT tplHREF E. tpHL = tpHLDUT tpHLREF

Figure 1. Tester Calibration Setup and Voltage Waveforms



## TVC background information

In personal computer (PC) architecture, there are industry-accepted bus standards. These standards define, among other things, the I/O voltage levels at which the bus communicates. Examples include the GTL+ host bus, the AGP graphics port, and the PCI local bus. In new designs, the system components must communicate with existing bus infrastructure. Providing an evolutionary upgrade path is important in the design of PC architecture, but the existing bus standards must be preserved.

To achieve the ever-present need for smaller, faster, lighter devices that draw less power, yet have faster performance, most new high-performance digital integrated circuits are being designed and produced with advanced submicron semiconductor process technologies. These devices have thin gate-oxide or short channel lengths and very low absolute-maximum voltages that can be tolerated at the inputs/outputs (I/Os) without causing damage. In many cases, the I/Os of these devices are not tolerant of the high-state voltage levels on the preexisting buses with which they must communicate. Therefore, it became necessary to protect the I/Os of devices by limiting the I/O voltages.

The Texas Instruments (TI) translation voltage-clamp (TVC) family was designed specifically for protecting sensitive I/Os (see Figure 2). The information in this data sheet describes the I/O-protection application of the TVC family and should enable the design engineer to successfully implement an I/O-protection circuit utilizing the TI TVC solution.



Figure 2. Thin Gate-Oxide Protection Application

## TVC voltage-limiting application

For the voltage-limiting configuration, the common GATE input must be connected to one side (A or B) of any one of the transistors (see Figure 3). This connection determines the  $V_{BIAS}$  input of the reference transistor. The  $V_{BIAS}$  input is connected through a pullup resistor (typically,  $200\,\mathrm{k}\Omega$ ) to the  $V_{DD}$  supply. A filter capacitor on  $V_{BIAS}$  is recommended. The opposite side of the reference transistor is used as the reference voltage ( $V_{REF}$ ) connection. The  $V_{REF}$  input must be less than  $V_{DDREF}-1$  V to bias the reference transistor into conduction. The reference transistor regulates the gate voltage ( $V_{GATE}$ ) of all the pass transistors.  $V_{GATE}$  is determined by the characteristic gate-to-source voltage difference ( $V_{GS}$ ) because  $V_{GATE}=V_{REF}+V_{GS}$ . The low-voltage side of the pass transistors has a high-level voltage limited to a maximum of  $V_{GATE}-V_{GS}$ , or  $V_{REF}$ .



<sup>†</sup> VREF and VBIAS can be applied to any one of the pass transistors. GATE must be connected externally to VBIAS.

**Figure 3. Typical Application Circuit** 



#### electrical characteristics

The electrical characteristics of the NMOS transistors used in the TVC devices are illustrated by TI SPICE simulations. Figure 4 shows the test configuration for the TI SPICE simulations. The results, shown in Figures 5 and 6, show the current through a pass transistor versus the voltage at the source for different reference voltages. The plots of the dc characteristics clearly reveal that the device clamps at the desired reference voltage for the varying device environments.

Figure 5 shows the V-I characteristics, with low reference voltages and a reference-transistor drain-supply voltage of 3.3 V. To further investigate the spread of the V-I characteristic curves,  $V_{REF}$  was held at 2.5 V and  $I_{REF}$  was increased by raising  $V_{DDRFF}$  (see Figure 6). The result was a tighter grouping of the V-I curves.



Figure 4. TI SPICE Simulation Schematic and Voltage-Node Names



Figure 5. Electrical Characteristics at Low V<sub>REF</sub> Voltages





Figure 6. Electrical Characteristics at V<sub>REF</sub> = 2.5 V

VSPASS - Low Reference Voltage - V



#### features and benefits

The TVC family has several features that benefit a system designer when implementing a sensitive-I/O-protection solution. Table 1 lists these features and their associated benefits.

Table 1. Features and Benefits

| FEATURES                                             | BENEFITS                                                      |
|------------------------------------------------------|---------------------------------------------------------------|
| Any FET can be used as the reference transistor.     | Ease of layout                                                |
| All FETs on one die, tight process control           | Very low spread of VO relative to VREF                        |
| No active control logic (passive device)             | No logic power supply (VCC) required                          |
| Flow-through pinout                                  | Ease of trace routing                                         |
| Devices offered in different bit-widths and packages | Optimizes design and cost effectiveness                       |
| Designer flexibility with V <sub>REF</sub> input     | Allows migration to lower-voltage I/Os without board redesign |

#### conclusion

The TI TVC family provides the designer with a solution for protection of circuits with I/Os that are sensitive to high-state voltage-level overshoots. The flexibility of TVC enables a low-voltage migration path for advanced designs to align with industry standards.

## frequently asked questions (FAQ)

- 1. Q: Can any of the transistors in the array be used as the reference transistor?
  - A: Yes, any transistor can be used as long as its V<sub>BIAS</sub> pin is connected to the GATE pin.
- 2. Q: In the recommended operating conditions table of the data sheet, the typical  $V_{BIAS}$  is 3.3 V. Should  $V_{BIAS}$  be equal to or greater than  $V_{REF}$  on the reference transistor?
  - A: V<sub>BIAS</sub> is a variable that is determined by V<sub>REF</sub>. V<sub>BIAS</sub> is connected to V<sub>DD</sub> through a resistor to allow the bias voltage to be controlled by V<sub>REF</sub>. V<sub>DD</sub> can be as high as 5.5 V. V<sub>REF</sub> needs to be at least 1 V less than V<sub>DDREF</sub> on the reference transistor.
- 3. Q: Do both A and B ports have 5-V I/O tolerance or is 5-V I/O tolerance provided only on the low-voltage side?
  - A: Both ports are 5-V tolerant.







6-Feb-2020

#### **PACKAGING INFORMATION**

| Orderable Device  | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp       | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|-------------------|--------|--------------|--------------------|------|----------------|----------------------------|------------------|---------------------|--------------|-------------------------|---------|
| SN74TVC3010DBQR   | ACTIVE | SSOP         | DBQ                | 24   | 2500           | Green (RoHS<br>& no Sb/Br) | NIPDAU           | Level-2-260C-1 YEAR | -40 to 85    | TVC3010                 | Samples |
| SN74TVC3010DBQRG4 | ACTIVE | SSOP         | DBQ                | 24   | 2500           | Green (RoHS<br>& no Sb/Br) | NIPDAU           | Level-2-260C-1 YEAR | -40 to 85    | TVC3010                 | Samples |
| SN74TVC3010DGVR   | ACTIVE | TVSOP        | DGV                | 24   | 2000           | Green (RoHS<br>& no Sb/Br) | NIPDAU           | Level-1-260C-UNLIM  | -40 to 85    | TT010                   | Samples |
| SN74TVC3010DGVRG4 | ACTIVE | TVSOP        | DGV                | 24   | 2000           | Green (RoHS<br>& no Sb/Br) | NIPDAU           | Level-1-260C-UNLIM  | -40 to 85    | TT010                   | Samples |
| SN74TVC3010DW     | ACTIVE | SOIC         | DW                 | 24   | 25             | Green (RoHS<br>& no Sb/Br) | NIPDAU           | Level-1-260C-UNLIM  | -40 to 85    | TVC3010                 | Samples |
| SN74TVC3010DWR    | ACTIVE | SOIC         | DW                 | 24   | 2000           | Green (RoHS<br>& no Sb/Br) | NIPDAU           | Level-1-260C-UNLIM  | -40 to 85    | TVC3010                 | Samples |
| SN74TVC3010PW     | ACTIVE | TSSOP        | PW                 | 24   | 60             | Green (RoHS<br>& no Sb/Br) | NIPDAU           | Level-1-260C-UNLIM  | -40 to 85    | TT010                   | Samples |
| SN74TVC3010PWR    | ACTIVE | TSSOP        | PW                 | 24   | 2000           | Green (RoHS<br>& no Sb/Br) | NIPDAU           | Level-1-260C-UNLIM  | -40 to 85    | TT010                   | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

**Green:** TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.



## PACKAGE OPTION ADDENDUM

6-Feb-2020

(5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

(6) Lead/Ball Finish - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

## PACKAGE MATERIALS INFORMATION

www.ti.com 14-Feb-2019

## TAPE AND REEL INFORMATION





| _ |    |                                                           |
|---|----|-----------------------------------------------------------|
|   |    | Dimension designed to accommodate the component width     |
|   |    | Dimension designed to accommodate the component length    |
|   |    | Dimension designed to accommodate the component thickness |
|   | W  | Overall width of the carrier tape                         |
| Γ | P1 | Pitch between successive cavity centers                   |

QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| All ulmensions are nominal |       |                    |    |      |                          |                          |            |            |            |            |           |                  |
|----------------------------|-------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| Device                     |       | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
| SN74TVC3010DBQR            | SSOP  | DBQ                | 24 | 2500 | 330.0                    | 16.4                     | 6.5        | 9.0        | 2.1        | 8.0        | 16.0      | Q1               |
| SN74TVC3010DGVR            | TVSOP | DGV                | 24 | 2000 | 330.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |
| SN74TVC3010DWR             | SOIC  | DW                 | 24 | 2000 | 330.0                    | 24.4                     | 10.75      | 15.7       | 2.7        | 12.0       | 24.0      | Q1               |
| SN74TVC3010PWR             | TSSOP | PW                 | 24 | 2000 | 330.0                    | 16.4                     | 6.95       | 8.3        | 1.6        | 8.0        | 16.0      | Q1               |

www.ti.com 14-Feb-2019



\*All dimensions are nominal

| Device          | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|-----------------|--------------|-----------------|------|------|-------------|------------|-------------|
| SN74TVC3010DBQR | SSOP         | DBQ             | 24   | 2500 | 367.0       | 367.0      | 38.0        |
| SN74TVC3010DGVR | TVSOP        | DGV             | 24   | 2000 | 367.0       | 367.0      | 35.0        |
| SN74TVC3010DWR  | SOIC         | DW              | 24   | 2000 | 350.0       | 350.0      | 43.0        |
| SN74TVC3010PWR  | TSSOP        | PW              | 24   | 2000 | 367.0       | 367.0      | 38.0        |

## DGV (R-PDSO-G\*\*)

#### **24 PINS SHOWN**

#### **PLASTIC SMALL-OUTLINE**



NOTES: A. All linear dimensions are in millimeters.

B. This drawing is subject to change without notice.

C. Body dimensions do not include mold flash or protrusion, not to exceed 0,15 per side.

D. Falls within JEDEC: 24/48 Pins – MO-153 14/16/20/56 Pins – MO-194 DW (R-PDSO-G24)

## PLASTIC SMALL OUTLINE



NOTES: A. All linear dimensions are in inches (millimeters). Dimensioning and tolerancing per ASME Y14.5M-1994.

- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion not to exceed 0.006 (0,15).
- D. Falls within JEDEC MS-013 variation AD.



DBQ (R-PDSO-G24)

## PLASTIC SMALL-OUTLINE PACKAGE



NOTES:

- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion not to exceed 0.006 (0,15) per side.
- D. Falls within JEDEC MO-137 variation AE.



DBQ (R-PDSO-G24)

## PLASTIC SMALL OUTLINE PACKAGE



NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Example stencil design based on a 50% volumetric metal load solder paste. Refer to IPC-7525 for other stencil recommendations.





SMALL OUTLINE PACKAGE



#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MO-153.



SMALL OUTLINE PACKAGE



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SMALL OUTLINE PACKAGE



NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

Tl's products are provided subject to Tl's Terms of Sale (<a href="www.ti.com/legal/termsofsale.html">www.ti.com/legal/termsofsale.html</a>) or other applicable terms available either on ti.com or provided in conjunction with such Tl products. Tl's provision of these resources does not expand or otherwise alter Tl's applicable warranties or warranty disclaimers for Tl products.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2020, Texas Instruments Incorporated