

# ULTRALOW-NOISE, HIGH-PSRR, FAST, RF, 500-mA LOW-DROPOUT LINEAR REGULATORS

Check for Samples: TPS79501-Q1

### **FEATURES**

- Qualified for Automotive Applications
- 500-mA Low-Dropout Regulator With Enable
- High PSRR (50 dB at 10 kHz)
- Ultralow Noise (33 μV<sub>RMS</sub>, TPS79501-Q1)
- Fast Start-Up Time (50 μs)
- Stable With a 1-μF Ceramic Capacitor
- Excellent Load/Line Transient Response
- Low Dropout Voltage (110 mV at Full Load, TPS79501-Q1)

### **APPLICATIONS**

- RF: VCOs, Receivers, ADCs
- Audio
- Bluetooth<sup>®</sup>, Wireless LAN

### DESCRIPTION

The TPS79501-Q1 low-dropout (LDO), low-power linear voltage regulator features high power-supply rejection ratio (PSRR), ultralow noise, fast start-up, and excellent line and load transient responses in a small outline SON package. The device is stable with a small 1-μF ceramic capacitor on the output. The TPS79501-Q1 uses an advanced, proprietary BiCMOS fabrication process to yield extremely low dropout voltages (for example, 110 mV at 500 mA). device achieves fast start-up (approximately 50 μs with a 0.001-μF bypass capacitor) while consuming very low quiescent current (265 µA, typical). Moreover, when the device is placed in standby mode, the supply current is reduced to less than 1 μA. The TPS79501-Q1 exhibits approximately 33  $\mu V_{RMS}$  of output voltage noise at 3-V output with a 0.1-μF bypass capacitor. Applications with analog components that are noise-sensitive, such as portable RF electronics, benefit from the high-PSRR and low-noise features. as well as from the fast response time.

# DRB PACKAGE 3mm x 3mm SON (TOP VIEW)









Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

Bluetooth is a registered trademark of Bluetooth SIG. Inc.



SLVSAJ9 – SEPTEMBER 2010 www.ti.com



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

## ORDERING INFORMATION(1)

| T <sub>A</sub> | PA        | CKAGE         | ORDERABLE       | TOP-SIDE MARKING |  |  |
|----------------|-----------|---------------|-----------------|------------------|--|--|
| -40°C to 125°C | SON - DRB | Tape and reel | TPS79501QDRBRQ1 | QVE              |  |  |

For the most current package and ordering information, see the Package Option Addendum at the end of this document, or see the TI
website at www.ti.com.

### **ABSOLUTE MAXIMUM RATINGS**

over operating temperature (unless otherwise noted)(1)

|                                             | VALUE                             |
|---------------------------------------------|-----------------------------------|
| V <sub>IN</sub> range                       | -0.3 V to 6 V                     |
| V <sub>EN</sub> range                       | -0.3 V to V <sub>IN</sub> + 0.3 V |
| V <sub>OUT</sub> range                      | 6 V                               |
| Peak output current                         | Internally limited                |
| Continuous total power dissipation          | See the Thermal Information Table |
| Junction temperature range, T <sub>J</sub>  | −40°C to 150°C                    |
| Storage temperature range, T <sub>stg</sub> | −65°C to 150°C                    |

<sup>(1)</sup> Stresses above these ratings may cause permanent damage. Exposure to absolute maximum conditions for extended periods may degrade device reliability. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those specified is not implied.

### THERMAL INFORMATION

|                  | THERMAL METRIC <sup>(1)(2)</sup>                            | TPS795xx <sup>(3)</sup> | LINUTO |
|------------------|-------------------------------------------------------------|-------------------------|--------|
|                  | I HERMAL METRIC                                             | DRB (8 PINS)            | UNITS  |
| $\theta_{JA}$    | Junction-to-ambient thermal resistance (4)                  | 47.8                    |        |
| $\theta_{JCtop}$ | Junction-to-case (top) thermal resistance (5)               | 83                      |        |
| $\theta_{JB}$    | Junction-to-board thermal resistance (6)                    | n/a                     | °C/W   |
| ΨЈТ              | Junction-to-top characterization parameter <sup>(7)</sup>   | 2.1                     | C/VV   |
| ΨЈВ              | Junction-to-board characterization parameter <sup>(8)</sup> | 17.8                    |        |
| $\theta_{JCbot}$ | Junction-to-case (bottom) thermal resistance <sup>(9)</sup> | 12.1                    |        |

- 1) For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report, SPRA953A.
- (2) For thermal estimates of this device based on PCB copper area, see the TI PCB Thermal Calculator.
- Thermal data for the RGW and DRC packages are derived by thermal simulations based on JEDEC-standard methodology as specified in the JESD51 series. The following assumptions are used in the simulations:
  - (a) DRB: The exposed pad is connected to the PCB ground layer through a 2x2 thermal via array.
  - (b) DRB: The top and bottom copper layers are assumed to have a 20% thermal conductivity of copper representing a 20% copper coverage.
  - (c) These data were generated with only a single device at the center of a JEDEC high-K (2s2p) board with 3in x 3in copper area. To understand the effects of the copper area on thermal performance, see the *Power Dissipation* and *Estimating Junction Temperature* sections of this data sheet.
- (4) The junction-to-ambient thermal resistance under natural convection is obtained in a simulation on a JEDEC-standard, high-K board, as specified in JESD51-7, in an environment described in JESD51-2a.
- (5) The junction-to-case (top) thermal resistance is obtained by simulating a cold plate test on the top of the package. No specific JEDEC-standard test exists, but a close description can be found in the ANSI SEMI standard G30-88.
- (6) The junction-to-board thermal resistance is obtained by simulating in an environment with a ring cold plate fixture to control the PCB temperature, as described in JESD51-8.
- (7) The junction-to-top characterization parameter, ψ<sub>JT</sub>, estimates the junction temperature of a device in a real system and is extracted from the simulation data to obtain θ<sub>JA</sub> using a procedure described in JESD51-2a (sections 6 and 7).
- (8) The junction-to-board characterization parameter,  $\psi_{JB}$ , estimates the junction temperature of a device in a real system and is extracted from the simulation data to obtain  $\theta_{JA}$  using a procedure described in JESD51-2a (sections 6 and 7).
- (9) The junction-to-case (bottom) thermal resistance is obtained by simulating a cold plate test on the exposed (power) pad. No specific JEDEC standard test exists, but a close description can be found in the ANSI SEMI standard G30-88.

Submit Documentation Feedback

Copyright © 2010, Texas Instruments Incorporated



## **ELECTRICAL CHARACTERISTICS**

Over recommended operating temperature range (T<sub>J</sub> =  $-40^{\circ}$ C to 125°C), V<sub>EN</sub> = V<sub>IN</sub>, V<sub>IN</sub> = V<sub>OUT(nom)</sub> + 1 V<sup>(1)</sup>, I<sub>OUT</sub> = 1 mA, C<sub>OUT</sub> = 10  $\mu$ F, C<sub>NR</sub> = 0.01  $\mu$ F, unless otherwise noted. Typical values are at +25°C.

|                                                            | PARAMETER                                                | TEST CON                                                   | TEST CONDITIONS                                                                                    |       |       |                       | UNIT              |  |  |
|------------------------------------------------------------|----------------------------------------------------------|------------------------------------------------------------|----------------------------------------------------------------------------------------------------|-------|-------|-----------------------|-------------------|--|--|
| Input voltage, \                                           | V <sub>IN</sub> <sup>(1)</sup>                           |                                                            |                                                                                                    | 2.7   |       | 5.5                   | V                 |  |  |
| Internal referen                                           | ice, V <sub>FB</sub>                                     |                                                            |                                                                                                    | 1.200 | 1.225 | 1.250                 | V                 |  |  |
| Continuous out                                             | tput current, I <sub>OUT</sub>                           |                                                            |                                                                                                    | 0     |       | 500                   | mA                |  |  |
| Output                                                     | Output voltage range                                     |                                                            |                                                                                                    | 1.225 |       | 5.5 – V <sub>DO</sub> | V                 |  |  |
| voltage                                                    | Accuracy, see Note (2)                                   | $0 \mu A \le I_{OUT} \le 500 mA$ , $V_{OUT}$               | $0 \mu A \le I_{OUT} \le 500 \text{ mA}, V_{OUT} + 1 \text{ V} \le V_{IN} \le 5.5 \text{ V}^{(1)}$ |       |       |                       | V                 |  |  |
| Output voltage                                             | line regulation $(\Delta V_{OUT}\%/\Delta V_{IN})^{(1)}$ | $V_{OUT} + 1 \ V \le V_{IN} \le 5.5 \ V$                   |                                                                                                    |       | 0.05  | 0.12                  | %/V               |  |  |
| Load regulation                                            | n (ΔV <sub>OUT</sub> %/ΔΙ <sub>OUT</sub> )               | $0 \mu A \le I_{OUT} \le 500 \text{ mA},$                  |                                                                                                    |       | 3     |                       | mV                |  |  |
| Dropout voltage<br>V <sub>IN</sub> = V <sub>OUT(nom)</sub> |                                                          | I <sub>OUT</sub> = 500 mA                                  |                                                                                                    |       | 110   | 170                   | mV                |  |  |
| Output current                                             | limit                                                    | V <sub>OUT</sub> = 0 V                                     |                                                                                                    | 2.4   | 2.8   | 4.2                   | Α                 |  |  |
| Ground pin cur                                             | rent                                                     | 0 μA ≤ I <sub>OUT</sub> ≤ 500 mA                           |                                                                                                    |       | 265   | 385                   | μА                |  |  |
| Shutdown curre                                             | ent <sup>(4)</sup>                                       | $V_{EN} = 0 \text{ V}, 2.7 \text{ V} \le V_{IN} \le 5.5$   | $V_{EN} = 0 \text{ V}, 2.7 \text{ V} \le V_{IN} \le 5.5 \text{ V}$                                 |       |       | 1                     | μА                |  |  |
| FB pin current                                             |                                                          | V <sub>FB</sub> = 1.225 V                                  |                                                                                                    |       | 1     | μА                    |                   |  |  |
|                                                            |                                                          | f = 100 Hz, I <sub>OUT</sub> = 10 mA                       | f = 100 Hz, I <sub>OUT</sub> = 10 mA                                                               |       |       |                       |                   |  |  |
| Power-supply ripple rejection                              |                                                          | f = 100 Hz, I <sub>OUT</sub> = 500 mA                      | f = 100 Hz, I <sub>OUT</sub> = 500 mA                                                              |       |       |                       | dB                |  |  |
|                                                            |                                                          | f = 10 kHz, I <sub>OUT</sub> = 500 mA                      | f = 10 kHz, I <sub>OUT</sub> = 500 mA                                                              |       |       |                       |                   |  |  |
|                                                            |                                                          | f = 100 kHz, I <sub>OUT</sub> = 500 mA                     | f = 100 kHz, I <sub>OUT</sub> = 500 mA                                                             |       |       |                       |                   |  |  |
|                                                            |                                                          |                                                            | C <sub>NR</sub> = 0.001 μF                                                                         |       | 46    |                       |                   |  |  |
| Output poice v                                             | oltogo                                                   | BW = 100 Hz to 100 kHz,                                    | $C_{NR} = 0.0047 \ \mu F$                                                                          |       | 41    |                       | μV <sub>RMS</sub> |  |  |
| Output noise vo                                            | onage                                                    | I <sub>OUT</sub> = 500 mA                                  | $C_{NR} = 0.01 \ \mu F$                                                                            |       | 35    |                       |                   |  |  |
|                                                            |                                                          |                                                            | $C_{NR} = 0.1 \ \mu F$                                                                             |       | 33    |                       |                   |  |  |
|                                                            |                                                          |                                                            | $C_{NR} = 0.001 \ \mu F$                                                                           |       | 50    |                       |                   |  |  |
| Time, start-up                                             |                                                          | $R_L = 6 \Omega$ , $C_{OUT} = 1 \mu F$                     | $C_{NR} = 0.0047 \ \mu F$                                                                          |       | 75    |                       | μS                |  |  |
|                                                            |                                                          |                                                            | $C_{NR} = 0.01 \ \mu F$                                                                            |       | 110   |                       |                   |  |  |
| High-level enable input voltage                            |                                                          | $2.7 \text{ V} \le \text{V}_{\text{IN}} \le 5.5 \text{ V}$ | 2.7 V ≤ V <sub>IN</sub> ≤ 5.5 V                                                                    |       |       | $V_{IN}$              | V                 |  |  |
| Low-level enable input voltage                             |                                                          | $2.7 \text{ V} \le \text{V}_{\text{IN}} \le 5.5 \text{ V}$ | 2.7 V ≤ V <sub>IN</sub> ≤ 5.5 V                                                                    |       |       | 0.7                   | V                 |  |  |
| EN pin current                                             |                                                          | V <sub>EN</sub> = 0 V                                      | V <sub>EN</sub> = 0 V                                                                              |       |       | 1                     | μА                |  |  |
| UVLO threshol                                              | d                                                        | V <sub>CC</sub> rising                                     |                                                                                                    | 2.25  | -     | 2.65                  | V                 |  |  |
| UVLO hysteres                                              | sis                                                      |                                                            |                                                                                                    | 100   |       | mV                    |                   |  |  |

- (1) Minimum V<sub>IN</sub> is 2.7 V or V<sub>OUT</sub> + V<sub>DO</sub>, whichever is greater.
   (2) Tolerance of external resistors not included in this specification.
   (3) Dropout is not measured since minimum V<sub>IN</sub> = 2.7 V.
   (4) For adjustable version, this applies only after V<sub>IN</sub> is applied; then V<sub>EN</sub> transitions high to low.



## FUNCTIONAL BLOCK DIAGRAM—ADJUSTABLE VERSION



**Table 1. Terminal Functions** 

| NAME | 3x3 SON (DRB)<br>PIN NO. | DESCRIPTION                                                                                                                                                                                                 |
|------|--------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| IN   | 1, 2                     | Unregulated input to the device                                                                                                                                                                             |
| GND  | 6                        | Regulator ground                                                                                                                                                                                            |
| EN   | 8                        | Driving the enable pin (EN) high turns on the regulator. Driving this pin low puts the regulator into shutdown mode. EN can be connected to IN if not used.                                                 |
| NR   | 5                        | Noise-reduction pin for fixed versions only. Connecting an external capacitor to this pin bypasses noise generated by the internal bandgap, which improves power-supply rejection and reduces output noise. |
| FB   | 5                        | Feedback input voltage for the adjustable device.                                                                                                                                                           |
| OUT  | 3, 4                     | Regulator output.                                                                                                                                                                                           |
| NC   | 7                        | Not connected                                                                                                                                                                                               |

TYPICAL CHARACTERISTICS







Figure 2.

Figure 3.

Submit Documentation Feedback





TYPICAL CHARACTERISTICS (continued)
OUTPUT SPECTRAL



**NOISE DENSITY FREQUENCY** 2.5  $V_{IN} = 5.5 \text{ V}$ - μV/VHz I<sub>OUT</sub> = 500 mA  $C_{OUT}$ = 10  $\mu F$  $C_{NR} = 0.001 \, \mu F$ **Output Spectral Noise Density**  $C_{NR} = 0.0047 \,\mu F$ C<sub>NR</sub> = 0.01 μF 1 1 1 1 1 1 1 1 1  $C_{NR} = 0.1 \, \mu F$ 100 100 k Frequency (Hz)

**OUTPUT SPECTRAL** 

Figure 4.

Frequency (Hz)

Figure 5.

Figure 6.

### ROOT MEAN SQUARED OUTPUT NOISE vs

C<sub>NR</sub>



Figure 7.

DROPOUT VOLTAGE
vs
JUNCTION TEMPERATURE



T<sub>J</sub> (°C)
Figure 8.

RIPPLE REJECTION vs FREQUENCY



Figure 9.

# RIPPLE REJECTION vs

vs FREQUENCY



Figure 10.

### RIPPLE REJECTION vs FREQUENCY



Figure 11.

# RIPPLE REJECTION vs



Figure 12.



## TYPICAL CHARACTERISTICS (continued)







Figure 13.

Figure 14.

Figure 15.





**DROPOUT VOLTAGE** 



Figure 17.



TYPICAL REGIONS OF STABILITY **EQUIVALENT SERIES RESISTANCE** (ESR)



TYPICAL REGIONS OF STABILITY **EQUIVALENT SERIES RESISTANCE** (ESR)



Figure 21.

Figure 19.



# **TYPICAL CHARACTERISTICS (continued)**

TYPICAL REGIONS OF STABILITY EQUIVALENT SERIES RESISTANCE (ESR)



SLVSAJ9 – SEPTEMBER 2010 www.ti.com



#### APPLICATION INFORMATION

The TPS79501-Q1 low-dropout (LDO) regulator has been optimized for use in noise-sensitive equipment. The device features extremely low dropout voltages, high PSRR, ultralow output noise, low quiescent current (265  $\mu\text{A}$  typical), and an enable input to reduce supply currents to less than 1  $\mu\text{A}$  when the regulator is turned off.

A typical application circuit is shown in Figure 23.



Figure 23. Typical Application Circuit

### **EXTERNAL CAPACITOR REQUIREMENTS**

Although not required, it is good analog design practice to place a  $0.1\mu F$  to  $2.2\mu F$  capacitor near the input of the regulator to counteract reactive input sources. A higher-value input capacitor may be necessary if large, fast-rise-time load transients are anticipated and the device is located several inches from the power source.

Like most low-dropout regulators, the TPS79501-Q1 requires an output capacitor connected between OUT and GND to stabilize the internal control loop. The minimum recommended capacitor is 1  $\mu$ F. Any 1  $\mu$ F or larger ceramic capacitor is suitable.

The internal voltage reference is a key source of noise in an LDO regulator. The TPS79501-Q1 has an NR pin which is connected to the voltage reference through a 250-k $\Omega$  internal resistor. The 250-k $\Omega$  internal resistor, in conjunction with an external bypass capacitor connected to the NR pin, creates a low-pass filter to reduce the voltage reference noise and, therefore, the noise at the regulator output. In

order for the regulator to operate properly, the current flow out of the NR pin must be at a minimum, because any leakage current creates an IR drop across the internal resistor, thus creating an output error. Therefore, the bypass capacitor must have minimal leakage current. The bypass capacitor should be no more than 0.1- $\mu F$  in order to ensure that it is fully charged during the quickstart time provided by the internal switch shown in the Functional Block Diagram.

For example, the TPS79501-Q1 exhibits only 33  $\mu V_{RMS}$  of output voltage noise using a 0.1- $\mu F$  ceramic bypass capacitor and a 10- $\mu F$  ceramic output capacitor. Note that the output starts up slower as the bypass capacitance increases because of the RC time constant at the bypass pin that is created by the internal 250- $k\Omega$  resistor and external capacitor.

# BOARD LAYOUT RECOMMENDATION TO IMPROVE PSRR AND NOISE PERFORMANCE

To improve ac measurements such as PSRR, output noise, and transient response, it is recommended that the board be designed with separate ground planes for  $V_{\text{IN}}$  and  $V_{\text{OUT}}$ , with each ground plane connected only at the ground pin of the device. In addition, the ground connection for the bypass capacitor should connect directly to the ground pin of the device.

### **REGULATOR MOUNTING**

The tab of the SOT223-6 package is electrically connected to ground. For best thermal performance, the tab of the surface-mount version should be soldered directly to a circuit-board copper area. Increasing the copper area improves heat dissipation.

Solder pad footprint recommendations for the devices are presented in application report SBFA015, Solder Pad Recommendations for Surface-Mount Devices, available from the TI web site (www.ti.com).

Submit Documentation Feedback



# PROGRAMMING THE TPS79501-Q1 ADJUSTABLE LDO REGULATOR

The output voltage of the TPS79501-Q1 adjustable regulator is programmed using an external resistor divider as shown in Figure 24. The output voltage is calculated using Equation 1:

$$V_{OUT} = V_{REF} \times \left(1 + \frac{R_1}{R_2}\right)$$
 (1)

#### where:

 V<sub>REF</sub> = 1.2246 V typ (the internal reference voltage)

Resistors  $R_1$  and  $R_2$  should be chosen for approximately 40- $\mu$ A divider current. Lower value resistors can be used for improved noise performance, but the device wastes more power. Higher values should be avoided, as leakage current at FB increases the output voltage error.

The recommended design procedure is to choose  $R_2=30.1\,k\Omega$  to set the divider current at 40  $\mu$ A,  $C_1=15$  pF for stability, and then calculate  $R_1$  using Equation 2:

$$R_1 = \left(\frac{V_{OUT}}{V_{REF}} - 1\right) \times R_2 \tag{2}$$

In order to improve the stability of the adjustable version, it is suggested that a small compensation capacitor be placed between OUT and FB.

The approximate value of this capacitor can be calculated as Equation 3:

$$C_1 = \frac{(3 \times 10^{-7}) \times (R_1 + R_2)}{(R_1 \times R_2)}$$
(3)

The suggested value of this capacitor for several resistor ratios is shown in the table within Figure 24. If this capacitor is not used (such as in a unity-gain configuration), then the minimum recommended output capacitor is 2.2  $\mu$ F instead of 1  $\mu$ F.

### **REGULATOR PROTECTION**

The TPS79501-Q1 PMOS-pass transistor has a built-in back diode that conducts reverse current when the input voltage drops below the output voltage (for example, during power down). Current is conducted from the output to the input and is not internally limited. If extended reverse voltage operation is anticipated, external limiting might be appropriate.

The TPS79501-Q1 features internal current limiting and thermal protection. During normal operation, the TPS79501-Q1 limits output current to approximately 2.8 A. When current limiting engages, the output voltage scales back linearly until the overcurrent condition ends. While current limiting is designed to prevent gross device failure, care should be taken not to exceed the power dissipation ratings of the package. If the temperature of the device exceeds approximately +165°C, thermal protection circuitry shuts it down. Once the device has cooled down to below approximately 140°C, regulator operation resumes.



Figure 24. TPS79501-Q1 Adjustable LDO Regulator Programming



#### THERMAL INFORMATION

### **Power Dissipation**

Knowing the device power dissipation and proper sizing of the thermal plane that is connected to the tab or pad is critical to avoiding thermal shutdown and ensuring reliable operation.

Power dissipation of the device depends on input voltage and load conditions and can be calculated using Equation 4:

$$P_{D} = (V_{IN} - V_{OUT}) \times I_{OUT}$$
(4)

Power dissipation can be minimized and greater efficiency can be achieved by using the lowest possible input voltage necessary to achieve the required output voltage regulation.

On the SON (DRB) package, the primary conduction path for heat is through the exposed pad to the printed circuit board (PCB). The pad can be connected to ground or be left floating; however, it should be attached to an appropriate amount of copper PCB area to ensure the device does not overheat. The tab should be connected to ground. The maximum junction-to-ambient thermal resistance depends on the maximum ambient temperature, maximum device junction temperature, and power dissipation of the device and can be calculated using Equation 5:

$$R_{\theta JA} = \frac{(+125^{\circ}C - T_{A})}{P_{D}}$$
 (5)

Knowing the maximum  $R_{\theta JA}$ , the minimum amount of PCB copper area needed for appropriate heatsinking can be estimated using Figure 25.



Note:  $\theta_{JA}$  value at board size of 9 in<sup>2</sup> (that is, 3 in  $\times$  3 in) is a JEDEC standard.

Figure 25.  $\theta_{JA}$  vs Board Size

ground plane copper area in the board. It is intended only as a guideline to demonstrate the effect of heat spreading in the ground plane and should not be used to estimate the thermal performance in real application environments.

**NOTE:** When the device is mounted on an application PCB, it is strongly recommended to use  $\Psi_{JT}$  and  $\Psi_{JB}$ , as explained in the *Estimating Junction Temperature* section.

### **ESTIMATING JUNCTION TEMPERATURE**

Using the thermal metrics  $\Psi_{JT}$  and  $\Psi_{JB}$ , as shown in the Thermal Information table, the junction temperature can be estimated with corresponding formulas (given in Equation 6). For backwards compatibility, an older  $\theta_{JC}$ , Top parameter is also listed

$$\Psi_{JT}$$
:  $T_J = T_T + \Psi_{JT} \cdot P_D$   
 $\Psi_{JB}$ :  $T_J = T_B + \Psi_{JB} \cdot P_D$  (6)

Where  $P_D$  is the power dissipation shown by Equation 5,  $T_T$  is the temperature at the center-top of the IC package, and  $T_B$  is the PCB temperature measured 1 mm away from the IC package *on the PCB surface* (as Figure 27 shows).

**NOTE:** Both  $T_T$  and  $T_B$  can be measured on actual application boards using a thermo-gun (an infrared thermometer).

For more information about measuring  $T_T$  and  $T_B$ , see the application note SBVA025, *Using New Thermal Metrics*, available for download at www.ti.com.

By looking at Figure 26, the new thermal metrics ( $\Psi_{JT}$  and  $\Psi_{JB}$ ) have little dependency on board size. That is, using  $\Psi_{JT}$  or  $\Psi_{JB}$  with Equation 6 is a good way to estimate  $T_J$  by simply measuring  $T_T$  or  $T_B$ , regardless of the application board size.



Figure 26.  $\Psi_{JT}$  and  $\Psi_{JB}$  vs Board Size

Figure 25 shows the variation of  $\theta_{JA}$  as a function of



For a more detailed discussion of why TI does not recommend using  $\theta_{\text{JC(top)}}$  to determine thermal characteristics, see the application report SBVA025, Using New Thermal Metrics, available for download at www.ti.com.

For further information, see the application report SPRA953, *IC Package Thermal Metrics*, also available on the TI website.



Figure 27. Measuring Point for T<sub>T</sub> and T<sub>B</sub>



## PACKAGE OPTION ADDENDUM

6-Feb-2020

### PACKAGING INFORMATION

| Orderable Device | Status | Package Type | U       | Pins | U    | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp       | Op Temp (°C) | Device Marking | Samples |
|------------------|--------|--------------|---------|------|------|----------------------------|------------------|---------------------|--------------|----------------|---------|
|                  | (1)    |              | Drawing |      | Qty  | (2)                        | (6)              | (3)                 |              | (4/5)          |         |
| TPS79501QDRBRQ1  | ACTIVE | SON          | DRB     | 8    | 3000 | Green (RoHS<br>& no Sb/Br) | NIPDAU           | Level-3-260C-168 HR | -40 to 125   | QVE            | Samples |

(1) The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

**Green:** TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# PACKAGE MATERIALS INFORMATION

14-Jul-2012 www.ti.com

# TAPE AND REEL INFORMATION

### **REEL DIMENSIONS**





### **TAPE DIMENSIONS**



| A0 | Dimension designed to accommodate the component width     |  |  |  |  |  |  |  |
|----|-----------------------------------------------------------|--|--|--|--|--|--|--|
| В0 | Dimension designed to accommodate the component length    |  |  |  |  |  |  |  |
| K0 | Dimension designed to accommodate the component thickness |  |  |  |  |  |  |  |
| W  | Overall width of the carrier tape                         |  |  |  |  |  |  |  |
| P1 | Pitch between successive cavity centers                   |  |  |  |  |  |  |  |

### TAPE AND REEL INFORMATION

## \*All dimensions are nominal

| Device          | _   | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|-----------------|-----|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| TPS79501QDRBRQ1 | SON | DRB                | 8 | 3000 | 330.0                    | 12.4                     | 3.3        | 3.3        | 1.1        | 8.0        | 12.0      | Q2               |

www.ti.com 14-Jul-2012



### \*All dimensions are nominal

| Device          | Package Type | Package Drawing | Pins SPQ |      | Length (mm) | Width (mm) | Height (mm) |  |
|-----------------|--------------|-----------------|----------|------|-------------|------------|-------------|--|
| TPS79501QDRBRQ1 | SON          | DRB             | 8        | 3000 | 367.0       | 367.0      | 35.0        |  |



Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details.

4203482/L





PLASTIC SMALL OUTLINE - NO LEAD



### NOTES:

- All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance.



PLASTIC SMALL OUTLINE - NO LEAD



NOTES: (continued)

- 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).
- Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.



PLASTIC SMALL OUTLINE - NO LEAD



NOTES: (continued)

6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.



#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

Tl's products are provided subject to Tl's Terms of Sale (<a href="www.ti.com/legal/termsofsale.html">www.ti.com/legal/termsofsale.html</a>) or other applicable terms available either on ti.com or provided in conjunction with such Tl products. Tl's provision of these resources does not expand or otherwise alter Tl's applicable warranties or warranty disclaimers for Tl products.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2020, Texas Instruments Incorporated