# AT24CS64

# Atmel

I<sup>2</sup>C-Compatible (2-wire) Serial EEPROM with a Unique, Factory Programmed 128-bit Serial Number 64-Kbit (8,192 x 8)

### DATASHEET

#### **Standard Features**

- Low-voltage Operation
  - V<sub>CC</sub> = 1.7V to 5.5V
- Internally Organized as 8,192 x 8 (64-Kbit)
- I<sup>2</sup>C-compatible (2-Wire) Serial Interface
- Schmitt Trigger, Filtered Inputs for Noise Suppression
- Bidirectional Data Transfer Protocol
- 400kHz (1.7V) and 1MHz (2.5V, 5.0V) Compatibility
- Write Protect Pin for Hardware Data Protection
- 32-byte Page Write Mode
  - Partial Page Writes Allowed
- Self-timed Write Cycle (5ms Maximum)
- High-reliability
  - Endurance: 1,000,000 Write Cycles
  - Data Retention: 100 Years
- Green Package Options (Pb/Halide-free/RoHS-compliant)
  - 8-lead JEDEC SOIC, 8-lead TSSOP, and 8-pad UDFN
- Die Sale Options: Wafer Form and Tape and Reel Available

#### **Enhanced Features in the CS Serial EEPROM Series**

- All Standard Features Supported
- 128-bit Unique Factory-programmed Serial Number
  - Permanently Locked, Read-only Value
  - Stored in a Separate Memory Area
  - Guaranteed Unique Across Entire CS Series of Serial EEPROMs

### 1. Description

The Atmel<sup>®</sup> AT24CS64 provides 65,536 bits of Serial Electrically Erasable and Programmable Read-Only Memory (EEPROM) organized as 8,192 words of 8 bits each. The device is optimized for use in many industrial and commercial applications where low-power and low-voltage operation are essential. The AT24CS64 is available in space-saving, 8-lead JEDEC SOIC, 8-lead TSSOP, and 8-pad UDFN packages and is accessed via a 2-wire serial interface. Full operation is guaranteed from 1.7V to 5.5V V<sub>CC</sub>.

The AT24CS64 provides the additional feature of a factory programmed, guaranteed unique 128-bit serial number, while maintaining all of the traditional features available in the 64-Kbit Serial EEPROM. The time consuming step of performing and ensuring true serialization of product on a manufacturing line can be removed from the production flow by employing the CS Series Serial EEPROM. The 128-bit serial number is programmed and permanently locked from future writing during the Atmel production process. Further, this 128-bit location does not consume any of the user read/write area of the 64-Kbit Serial EEPROM. The uniqueness of the serial number is guaranteed across the entire CS Series of Serial EEPROMs, regardless of the size of the memory array or the type of interface protocol. This means that as an application's needs for memory size or interface protocol evolve in future generations, any previously deployed serial number from any Atmel CS Series Serial EEPROM part will remain valid.

# 2. Pin Descriptions and Pinout

| Pin Name        | Function           |
|-----------------|--------------------|
| $A_0 - A_2$     | Address Inputs     |
| SDA             | Serial Data        |
| SCL             | Serial Clock Input |
| WP              | Write Protect      |
| GND             | Ground             |
| V <sub>CC</sub> | Power Supply       |

| Figure 2-1. Pin Configuratio |
|------------------------------|
|------------------------------|



Note: Drawings are not to scale.



# 3. Absolute Maximum Ratings

| Operating Temperature55°C to +125°C                       |
|-----------------------------------------------------------|
| Storage Temperature65°C to +150°C                         |
| Voltage on Any Pin<br>With Respect to Ground1.0V to +7.0V |
| Maximum Operating Voltage 6.25V                           |
| DC Output Current 5.0mA                                   |

\*Notice: Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

# 4. Block Diagram





# 5. Pin Description

Serial Clock (SCL): The SCL input is used to positive edge clock data into each EEPROM device and negative edge clock data out of each device.

**Serial Data (SDA):** The SDA pin is bidirectional for serial data transfer. This pin is open-drain driven and may be wire-ORed with any number of other open-drain or open-collector devices.

**Device/Page Addresses (A<sub>2</sub>, A<sub>1</sub>, A<sub>0</sub>):** The A<sub>2</sub>, A<sub>1</sub>, and A<sub>0</sub> pins are device address inputs that are hard wired for the AT24CS64. As many as eight 64-Kbit devices may be addressed on a single bus system. For more detail, see Section 8., "Device Addressing" on page 10.

**Write Protect (WP):** AT24CS64 has a Write Protect (WP) pin that provides hardware data protection. When the Write Protect pin is connected to ground (GND), normal read/write operations to the full array are possible. When the Write Protect pin is connected to  $V_{CC}$ , all write operations to the memory are inhibited but read operations are still possible. This operation is summarized in Table 5-1 below.

Table 5-1.Write Protect

| WP Pin Status      | Part of the Array Protected  |
|--------------------|------------------------------|
| At V <sub>CC</sub> | Full Array                   |
| At GND             | Normal Read/Write Operations |



### 6. Memory Organization

**AT24CS64, 64K Serial EEPROM:** Internally organized with 256 pages of 32 bytes each, the 64K requires a 13-bit data word address for random word addressing.

#### 6.1 Pin Capacitance

#### Table 6-1.Pin Capacitance<sup>(1)</sup>

Applicable over recommended operating range from  $T_A$  = 25°C, f = 1.0MHz,  $V_{CC}$  = 5.5V.

| Symbol           | Test Condition                                                             | Мах | Units | Conditions            |
|------------------|----------------------------------------------------------------------------|-----|-------|-----------------------|
| C <sub>I/O</sub> | Input/Output Capacitance (SDA)                                             | 8   | pF    | V <sub>I/O</sub> = 0V |
| C <sub>IN</sub>  | Input Capacitance (A <sub>0</sub> , A <sub>1</sub> , A <sub>2</sub> , SCL) | 6   | pF    | V <sub>IN</sub> = 0V  |

Note: 1. This parameter is characterized and is not 100% tested.

#### 6.2 DC Characteristics

#### Table 6-2. DC Characteristics

Applicable over recommended operating range from:  $T_{AI} = -40^{\circ}$ C to  $+85^{\circ}$ C,  $V_{CC} = 1.7$ V to 5.5V (unless otherwise noted).

| Symbol           | Parameter                        | Test Condition                                          | Min                   | Тур  | Max                   | Units |
|------------------|----------------------------------|---------------------------------------------------------|-----------------------|------|-----------------------|-------|
| V <sub>cc</sub>  | Supply Voltage                   |                                                         | 1.7                   |      | 5.5                   | V     |
| I <sub>CC1</sub> | Supply Current $V_{CC} = 5.0V$   | Read at 400kHz                                          |                       | 0.4  | 1.0                   | mA    |
| I <sub>CC2</sub> | Supply Current $V_{CC} = 5.0V$   | Write at 400kHz                                         |                       | 2.0  | 3.0                   | mA    |
| I <sub>SB1</sub> | Standby Current $V_{CC}$ = 1.7V  | $V_{IN}$ = $V_{CC}$ or $V_{SS}$                         |                       |      | 1.0                   | μA    |
| I <sub>SB2</sub> | Standby Current $V_{CC}$ = 5.5V  | $V_{IN}$ = $V_{CC}$ or $V_{SS}$                         |                       |      | 6.0                   | μA    |
| ILI              | Input Leakage Current            | $\rm V_{\rm IN}$ = $\rm V_{\rm CC}$ or $\rm V_{\rm SS}$ |                       | 0.10 | 3.0                   | μA    |
| I <sub>LO</sub>  | Output Leakage Current           | $V_{OUT}$ = $V_{CC}$ or $V_{SS}$                        |                       | 0.05 | 3.0                   | μΑ    |
| V <sub>IL</sub>  | Input Low Level <sup>(1)</sup>   |                                                         | -0.6                  |      | V <sub>CC</sub> x 0.3 | V     |
| V <sub>IH</sub>  | Input High Level <sup>(1)</sup>  |                                                         | V <sub>CC</sub> x 0.7 |      | V <sub>CC</sub> + 0.5 | V     |
| V <sub>OL1</sub> | Output Low Level $V_{CC}$ = 1.7V | I <sub>OL</sub> = 0.15mA                                |                       |      | 0.2                   | V     |
| V <sub>OL2</sub> | Output Low Level $V_{CC}$ = 3.0V | I <sub>OL</sub> = 2.1mA                                 |                       |      | 0.4                   | V     |

Note: 1.  $V_{IL}$  min and  $V_{IH}$  max are reference only and are not tested.

### 6.3 AC Characteristics

#### Table 6-3. AC Characteristics

Applicable over recommended operating range from  $T_{AI}$  = -40°C to +85°C,  $V_{CC}$  = 1.7V to 5.5V, CL = 1TTL Gate and 100pF (unless otherwise noted).

|                          |                                                               | 1.  | 7V    | 2.5V, | 5.0V |              |  |
|--------------------------|---------------------------------------------------------------|-----|-------|-------|------|--------------|--|
| Symbol                   | Parameter                                                     | Min | Max   | Min   | Max  | Units        |  |
| f <sub>SCL</sub>         | Clock Frequency, SCL                                          |     | 400   |       | 1000 | kHz          |  |
| t <sub>LOW</sub>         | Clock Pulse Width Low                                         | 1.2 |       | 0.4   |      | μs           |  |
| t <sub>HIGH</sub>        | Clock Pulse Width High                                        | 0.6 |       | 0.4   |      | μs           |  |
| t <sub>l</sub>           | Noise Suppression Time                                        |     | 100   |       | 50   | ns           |  |
| t <sub>AA</sub>          | Clock Low to Data Out Valid                                   | 0.1 | 0.9   | 0.05  | 0.55 | μs           |  |
| t <sub>BUF</sub>         | Time the bus must be free before a new transmission can start | 1.3 |       | 0.5   |      | μs           |  |
| t <sub>HD.STA</sub>      | Start Hold Time                                               | 0.6 |       | 0.25  |      | μs           |  |
| t <sub>SU.STA</sub>      | Start Setup Time                                              | 0.6 |       | 0.25  |      | μs           |  |
| t <sub>HD.DAT</sub>      | Data In Hold Time                                             | 0   |       | 0     |      | μs           |  |
| t <sub>SU.DAT</sub>      | Data In Setup Time                                            | 100 |       | 100   |      | ns           |  |
| t <sub>R</sub>           | Inputs Rise Time <sup>(1)</sup>                               |     | 0.3   |       | 0.3  | μs           |  |
| t <sub>F</sub>           | Inputs Fall Time <sup>(1)</sup>                               |     | 300   |       | 100  | ns           |  |
| t <sub>SU.STO</sub>      | Stop Setup Time                                               | 0.6 |       | 0.25  |      | μs           |  |
| t <sub>DH</sub>          | Data Out Hold Time                                            | 50  |       | 50    |      | ns           |  |
| t <sub>WR</sub>          | Write Cycle Time                                              |     | 5     |       | 5    | ms           |  |
| Endurance <sup>(1)</sup> | 3.3V, +25°C, Page Mode                                        |     | 1,000 | 0,000 |      | Write Cycles |  |

Note: 1. This parameter is ensured by characterization only.



## 7. Device Operation

**Clock and Data Transitions:** The SDA pin is normally pulled high with an external device. Data on the SDA pin may change only during SCL low time periods. Data changes during SCL high periods will indicate a Start or Stop condition as defined in Figure 7-2.



**Start Condition:** A high-to-low transition of SDA with SCL high is a Start condition which must precede any other command.

**Stop Condition:** A low-to-high transition of SDA with SCL high is a Stop condition. After a read sequence, the Stop command will place the EEPROM in a standby power mode.



Figure 7-2. Start and Stop Definition

**Acknowledge:** All addresses and data words are serially transmitted to and from the EEPROM in 8-bit words. The EEPROM sends a zero to acknowledge that it has received each word. This happens during the ninth clock cycle.





**Standby Mode:** The AT24CS64 features a low-power standby mode which is enabled upon power-up as well as after the receipt of the Stop condition and the completion of any internal operations.

**2-wire Software Reset:** After an interruption in protocol, power loss, or system reset, any 2-wire part can be reset by following these steps:

- 1. Create a Start condition (if possible).
- 2. Clock nine cycles.
- 3. Create another Start condition followed by Stop condition.

The device should be ready for the next communication after above steps have been completed. In the event that the device is still non-responsive or remains active on the SDA bus, a power cycle must be used to reset the device.

#### Figure 7-4. Software Reset







Figure 7-5. Bus Timing SCL: Serial Clock, SDA: Serial Data I/O

Figure 7-6. Write Cycle Timing SCL: Serial Clock, SDA: Serial Data I/O



Note: 1. The write cycle time t<sub>WR</sub> is the time from a valid Stop condition of a write sequence to the end of the internal clear/write cycle.

# Atmel

### 8. Device Addressing

**Standard EEPROM Access:** The 64K EEPROM device requires an 8-bit device address word following a Start condition to enable the chip for a read or write operation.

The device address word consists of a mandatory `1010' (Ah) sequence for the first four most significant bits as shown in Figure 8-1. This is common to all Serial EEPROM devices.

The next three bits are the A2, A1, and A0 device address bits for the 64K EEPROM. These three bits must compare to their corresponding hard-wired input pins  $A_2$ ,  $A_1$ , and  $A_0$  in order for the part to acknowledge.

The eighth bit of the device address is the read/write operation select bit. A read operation is initiated if this bit is high and a write operation is initiated if this bit is low.

Upon a valid compare of the device address with hard-wired input pins  $A_2$ ,  $A_1$ , and  $A_0$ , the EEPROM will output a zero. If a compare is not successfully made, the chip will return to a standby state.

**Serial Number Access:** The AT24CS64 utilizes a separate memory block containing a factory programmed 128-bit serial number. Access to this memory location is obtained by beginning the device address word with a `1011' (Bh) sequence.

The behavior of the next three bits (A2, A1, and A0) remain the same as during a standard EEPROM addressing sequence. These three bits must compare to their corresponding hard-wired input pins  $A_2$ ,  $A_1$ , and  $A_0$  in order for the part to acknowledge.

The eighth bit of the device address needs be set to a one to read the Serial Number. A zero in this bit position, other than during a dummy write sequence to set the address pointer, will result in a unknown data read from the part. Writing or altering the 128-bit serial number is not possible.

Further specific protocol is needed to read the serial number from of the device. See Section 10., "Read Operations" on page 12 for more details on accessing the special feature.

| Access Area   | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3          | Bit 2          | Bit 1          | Bit 0 |
|---------------|-------|-------|-------|-------|----------------|----------------|----------------|-------|
| EEPROM        | 1     | 0     | 1     | 0     | A <sub>2</sub> | A <sub>1</sub> | A <sub>0</sub> | R/W   |
| Serial Number | 1     | 0     | 1     | 1     | A <sub>2</sub> | A <sub>1</sub> | A <sub>0</sub> | 1     |
|               | MSB   |       |       |       |                |                |                | LSB   |

#### Table 8-1. Device Address

#### Table 8-2. First Word Address

| Data          | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 |
|---------------|-------|-------|-------|-------|-------|-------|-------|-------|
| EEPROM        | Х     | Х     | Х     | A12   | A11   | A10   | A9    | A8    |
| Serial Number | Х     | Х     | Х     | Х     | 1     | 0     | Х     | Х     |
|               | MSB   |       |       |       |       |       |       | LSB   |

Note: X = Don't care bit.

#### Table 8-3.Second Word Address

| Access Area   | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 |
|---------------|-------|-------|-------|-------|-------|-------|-------|-------|
| EEPROM        | A7    | A6    | A5    | A4    | A3    | A2    | A1    | A0    |
| Serial Number | Х     | Х     | Х     | A4    | A3    | A2    | A1    | A0    |
|               | MSB   |       |       |       |       |       |       | LSB   |

Note: X = Don't care bit.



#### Write Operations 9.

Byte Write: A Byte Write operation requires two 8-bit data word addresses following the device address word and acknowledgment. Upon receipt of this address, the EEPROM will again respond with a zero and then clock in the first 8-bit data word. Following receipt of the 8-bit data word, the EEPROM will output a zero and the addressing device, such as a microcontroller, must terminate the write sequence with a Stop condition. At this time the EEPROM enters an internally timed write cycle,  $t_{WR}$ , to the nonvolatile memory (see Figure 7-6). All inputs are disabled during this write cycle and the EEPROM will not respond until the Write is complete (see Figure 9-1).





Note: \* = Don't care bit.

Figure 9-2.

Page Write: The 64K EEPROM is capable of a 32-byte Page Write. A Page Write is initiated in the same way as a Byte Write, but the microcontroller does not send a Stop condition after the first data word is clocked in. Instead, after the EEPROM acknowledges receipt of the first data word, the microcontroller can transmit up to 31 additional data words. The EEPROM will respond with a zero after each data word received. The microcontroller must terminate the Page Write sequence with a Stop condition.





Note: \* = Don't care bit.

The data word address lower five bits are internally incremented following the receipt of each data word. The higher data word address bits are not incremented, retaining the memory page row location. When the internally generated word address reaches the page boundary, the subsequent byte loaded will be placed at the beginning of the same page. If more than eight data words are transmitted to the EEPROM, the data word address will roll-over and previously loaded data will be overwritten.

Acknowledge Polling: Once the internally timed write cycle has started and the EEPROM inputs are disabled, acknowledge polling can be initiated. This involves sending a Start condition followed by the device address word. The Read/Write bit is representative of the operation desired. Only if the internal write cycle has completed will the EEPROM respond with a zero allowing the next read or write sequence to begin.

# Atmel

### 10. Read Operations

Read operations are initiated in the same way as Write operations with the exception that the Read/Write select bit in the device address word is set to one. There are four read operations:

- Current Address Read
- Random Address Read
- Sequential Read
- Serial Number Read

**Current Address Read:** The internal data word address counter maintains the last address accessed during the last Read or Write operation, incremented by one. This address stays valid between operations as long as the chip power is maintained. The address roll-over during read is from the last byte of the last memory page to the first byte of the first page. The address roll-over during write is from the last byte of the current page to the first byte of the same page.

Once the device address with the read/write select bit set to one is clocked in and acknowledged by the EEPROM, the current address data word is serially clocked out. The microcontroller does not respond with a zero but does generate a following Stop condition.

#### Figure 10-1. Current Address Read



**Random Read:** A Random Read requires a dummy byte write sequence to load in the data word address. Once the device address word and data word address are clocked in and acknowledged by the EEPROM, the microcontroller must generate another Start condition. The microcontroller now initiates a Current Address Read by sending a device address with the read/write select bit high. The EEPROM acknowledges the device address and serially clocks out the data word. The microcontroller does not respond with a zero but does generate a following Stop condition.







# Atmel

**Sequential Read:** Sequential Reads are initiated by either a current address read or a random address read. After the microcontroller receives a data word, it responds with an acknowledge. As long as the EEPROM receives an acknowledge, it will continue to increment the data word address and serially clock out sequential data words. When the memory address limit is reached, the data word address will roll-over and the Sequential Read will continue. The Sequential Read operation is terminated when the microcontroller does not respond with a zero but does generate a following Stop condition.



#### Figure 10-3. Sequential Read

**Serial Number Read:** Reading the serial number is similar to the sequential read sequence but requires use of the device address seen in Table 8-1 on page 10, a dummy write, and the use of a specific word address.

Note: The entire 128-bit value must be read from the starting address of the serial number block to guarantee a unique number.

Since the address pointer of the device is shared between the regular EEPROM array and the serial number block, a dummy write sequence, as part of a Random Read or Sequential Read protocol, should be performed to ensure the address pointer is set to zero. A Current Address Read of the serial number block is supported but if the previous operation was to the EEPROM array, the address pointer will retain the last location accessed, incremented by one. Reading the serial number from a location other than the first address of the block will not result in a unique serial number.

Additionally, the word address contains a `10' sequence in bit A11 and A10 of the word address, regardless of the intended address as depicted in Table 8-2 on page 10. If a word address other than `10' is used, then the device will output undefined data.

**Example:** If the application desires to read the first byte of the serial number, the word address input would need to be 0800h.

When the end of the 128-bit serial number is reached (16 bytes of data), continued reading of the extended memory region will result in an additional 16 bytes of 00h data. Upon reaching the end of the 32-byte extended memory region, the data word address will roll-over back to the beginning of the 128-bit serial number. The Serial Number Read operation is terminated when the microcontroller does not respond with a zero (ACK) and instead issues a Stop condition (see Figure 10-4 on page 14).

Figure 10-4. Serial Number Read





### 11. Part Markings



### 12. Ordering Code Detail





# 13. Ordering Information

Additional package types that are not listed may be available. Please contact Atmel for more details.

|                                    |                          |            | Delivery I    | nformation      | Operation                                    |
|------------------------------------|--------------------------|------------|---------------|-----------------|----------------------------------------------|
| Atmel Ordering Code <sup>(1)</sup> | Lead Finish              | Package    | Form          | Quantity        | Range                                        |
| AT24CS64-SSHM-B                    |                          | 8S1        | Bulk (Tubes)  | 100 per Tube    |                                              |
| AT24CS64-SSHM-T                    |                          | 001        | Tape and Reel | 4,000 per Reel  |                                              |
| AT24CS64-XHM-B                     | NiPdAu                   | 8X         | Bulk (Tubes)  | 100 per Tube    |                                              |
| AT24CS64-XHM-T                     | (Lead-free/Halogen-free) | 0          | Tape and Reel | 5,000 per Reel  | Industrial<br>Temperature<br>(-40°C to 85°C) |
| AT24CS64-MAHM-T                    |                          | 8MA2       | Tape and Reel | 5,000 per Reel  |                                              |
| AT24CS64-MAHM-E                    |                          | OIVIAZ     | Tape and Reel | 15,000 per Reel |                                              |
| AT24CS64-WWU11M <sup>(2)</sup>     | N/A                      | Wafer Sale | Note 2        |                 |                                              |

Notes: 1. Consistent with the general semiconductor market trend, Atmel will supply devices with either gold or copper bond wires to increase manufacturing flexibility and to ensure a long-term continuity of supply. There is no difference in product quality, reliability, or performance between the two variations.

2. For Wafer sales, please contact Atmel Sales.

|      | Package Type                                                          |  |  |  |  |  |
|------|-----------------------------------------------------------------------|--|--|--|--|--|
| 8S1  | 8-lead, 0.150" wide, Plastic Gull Wing Small Outline (JEDEC SOIC)     |  |  |  |  |  |
| 8X   | 8-lead, 4.4mm body, Plastic Thin Shrink Small Outline Package (TSSOP) |  |  |  |  |  |
| 8MA2 | 8-pad, 2.0mm x 3.0mm body, 0.5mm pitch, Dual No Lead (UDFN)           |  |  |  |  |  |

# Atmel

# 14. Packaging Information

#### 14.1 8S1 — 8-lead JEDEC SOIC





#### 14.2 8X — 8-lead TSSOP



#### 14.3 8MA2 — 8-pad UDFN



Atmel

# 15. Revision History

| Doc. Rev. | Date    | Comments                                                                                                                          |
|-----------|---------|-----------------------------------------------------------------------------------------------------------------------------------|
| 8870D     | 01/2015 | Add the UDFN Expanded Quantity Option an update the ordering information section.                                                 |
| 8870C     | 08/2014 | Add bulk SOIC and TSSOP ordering codes. Update ordering code table, 8X and 8MA2 package drawings, and update the disclaimer page. |
| 8870B     | 05/2014 | Update 8MA2 and 8X package drawings, disclaimer page, and datasheet status from preliminary to complete.                          |
| 8870A     | 08/2013 | Initial document release.                                                                                                         |

# Atmel Enabling Unlimited Possibilities®

🗗 🔽 in 8 🖸 W

Т

Atmel Corporation 1600 Technology Drive, San Jose, CA 95110 USA

T: (+1)(408) 441.0311

F: (+1)(408) 436.4200

www.atmel.com

© 2015 Atmel Corporation. / Rev.: Atmel-8870D-SEEPROM-AT24CS64-Datasheet\_012015.

Atmel<sup>®</sup>, Atmel logo and combinations thereof, Enabling Unlimited Possibilities<sup>®</sup>, and others are registered trademarks or trademarks of Atmel Corporation in U.S. and other countries. Other terms and product names may be trademarks of others.

DISCLAIMER: The information in this document is provided in connection with Atmel products. No license, express or implied, by estoppel or otherwise, to any intellectual property right is granted by this document or in connection with the sale of Atmel products. EXCEPT AS SET FORTH IN THE ATMEL TERMS AND CONDITIONS OF SALES LOCATED ON THE ATMEL WEBSITE, ATMEL ASSUMES NO LIABILITY WHATSOEVER AND DISCLAIMS ANY EXPRESS, IMPLIED OR STATUTORY WARRANTY RELATING TO ITS PRODUCTS INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTY OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT. IN NO EVENT SHALL ATMEL BE LIABLE FOR ANY DIRECT, INDIRECT, CONSEQUENTIAL, PUNITIVE, SPECIAL OR INCIDENTAL DAMAGES (INCLUDING, WITHOUT LIMITATION, DAMAGES FOR LOSS AND PROFITS, BUSINESS INTERRUPTION, OR LOSS OF INFORMATION) ARISING OUT OF THE USE OR INABILITY TO USE THIS DOCUMENT, EVEN IF ATMEL HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES. Atmel makes no representations or warranties with respect to the accuracy or completeness of the contents of this document and reserves the right to make changes to specifications and products descriptions at any time without notice. Atmel does not make any commitment to update the information contained herein. Unless specifically provided otherwise, Atmel products are not suitable for, and shall not be used in, automotive applications. Atmel products are not suitable for, and shall not be used in, automotive applications. Atmel products are not intended, authorized, or warranted for use as components in applications intended to support or sustain life.

SAFETY-CRITICAL, MILITARY, AND AUTOMOTIVE APPLICATIONS DISCLAIMER: Atmel products are not designed for and will not be used in connection with any applications where the failure of such products would reasonably be expected to result in significant personal injury or death ("Safety-Critical Applications") without an Atmel officer's specific written consent. Safety-Critical Applications include, without limitation, life support devices and systems, equipment or systems for the operation of nuclear facilities and weapons systems. Atmel products are not designed nor intended for use in military or aerospace applications or environments unless specifically designated by Atmel as military-grade. Atmel products are not designed nor intended for use in automotive applications unless specifically designated by Atmel as automotive-grade.

# **Mouser Electronics**

Authorized Distributor

Click to View Pricing, Inventory, Delivery & Lifecycle Information:

Microchip:

AT24CS64-MAHM-T AT24CS64-SSHM-T AT24CS64-XHM-T AT24CS64-SSHM-B AT24CS64-XHM-B AT2