



[Sample &](http://www.ti.com/product/TPIC7218-Q1?dcmp=dsproject&hqs=SLDS182sandbuy&#samplebuy)  $\frac{1}{2}$  Buy







**[TPIC7218-Q1](http://www.ti.com/product/tpic7218-q1?qgpn=tpic7218-q1)**

SLDS182A –AUGUST 2010–REVISED JULY 2015

# **TPIC7218-Q1 Power Controller and Sensor ASIC For Braking Applications**

# <span id="page-0-0"></span>**1 Device Overview**

## <span id="page-0-1"></span>**1.1 Features**

- Qualified for Automotive Applications Wheel-Speed Sensor Interface
- AEC-Q100 Qualified with the Following Results:  $-$  Compatible with Intelligent and Active Wheel-
	- Device Temperature Grade 1: -40°C to 125°C Speed Sensors Ambient Operating Temperature Range  $-4$  High-Side Switches With Short-Circuit
	- Device HBM ESD Classification Level 2 Protection<br>
	Device CDM ESD Classification Level C4 4 Low-Side Switches With Short-Circuit
	- Device CDM ESD Classification Level C4 4 Low-Side –<br>PWM Low Side Drivers
- PWM Low-Side Drivers
	-
	-
	- Thermal Protection:  $T_J = 185^{\circ}C$  (Minimum)
	- Open-Load Detection
	- Energy Capability: 30 mJ at  $T_J = 150^{\circ}$ C
	- Clamp Voltage: 40 V
	- Low R<sub>DSon</sub>: 0.3 Ω (Maximum) at T<sub>J</sub> = 150°C
- $\frac{1}{2}$  Current Limitation Current Limitation Current Limitation Current Limitation Current Limitation Current Limitation  $\frac{1}{2}$ 
	- 4 Digital Low-Side Driver Outputs
	-
	- Thermal Protection:  $T_J = 185^{\circ}C$  (Minimum)
	- Open-Load Detection
	- Energy Capability: 50 mJ at  $T_J = 150^{\circ}$ C
	-
	- Low R<sub>DSon</sub>: 0.2 Ω (Maximum) at T<sub>J</sub> = 150°C
- Internal Charge Pump Dual High-Side Power Drivers
	- Direct Input Control Driver
	- PWM Capability
	- Load Dump (overvoltage) Detection
	- Programmable overcurrent detection Reporting for Safety
	- Load Leakage Detection
	- Programmable short-circuit Protection
	-

## **1.2 Applications**

<span id="page-0-2"></span>

## <span id="page-0-4"></span><span id="page-0-3"></span>**1.3 Description**

- -
	-
	-
- 4 PWM Low-Side Driver Outputs  $-$  2 High Voltage Low-Side Output Drivers
	-
- Current Limitation<br>
4 Digital Outputs to Indicate the Speed<br>
Thermal Protection: T. 185°C (Minimum) Integrated Data Decoder for Intelligent Wheel-Speed Sensors
	- Open-Drain Warning Lamp Drivers
		- 2 High Voltage Drivers
		- Thermal Protection With Hysteresis
		-
		- $-$  T<sub>J</sub> = 185°C (Minimum)
- Current Limitation Current Limitation R<sub>DSon</sub>: 4 Ω at T<sub>J</sub> = 150°C
	- Clamp Voltage: 40 V
	- Other Features
		- K-LINE Transceiver
- 3.3-V or 5-V Compatible Digital IO Clamp Voltage: <sup>40</sup> <sup>V</sup>
	- Internal 3.3-V Regulator
	-
	- 1 Low-Voltage Open-Drain Warning Lamp
	- Full Duplex SPI Interface
	- Watchdog Input With Open-Drain Fault
	- Pb-Free ASIC
- Compliant With CISPR 25 NB Class 5 for – Fault detection over SPI Conducted and Radiated Emissions
- Anti-lock Braking Systems (ABS) Electronic Stability Control Systems (ESC)

The TPIC7218-Q1 device integrates in single package several functions needed in ABS and ESC electronic control units (ECU). This integration coupled with the minimization of the external components saves valuable ECU board space.

The TPIC7218-Q1 device is an antilock braking controller capable of directly driving eight solenoid valves with internal high-current low-side drivers. Low-side drivers configured for digital control do not require external voltage clamps. The TPIC7218-Q1 device has gate drive capability for two high-side N-Channel MOSFETs that can be used to drive a pump motor and power to all solenoids. The TPIC7218-Q1 device provides a fault-tolerant interface for both Intelligent and Active wheel-speed sensors to an external microprocessor. The TPIC7218-Q1 device can be used with either 3.3- or 5-V microprocessors and uses a standard SPI (Serial-Peripheral Interface).

- 
- 



The TPIC7218-Q1 device has two internal open-drain warning lamp drivers that can be pulled up to battery voltage, as well as one low-voltage driver. An internal state machine monitors a watchdog input and reports faults on a warning-lamp pin and SPI register. A K-Line transceiver is also included. A multitude of safety and fault monitoring functionality supervise both system and TPIC7218-Q1 circuits. Faults must be polled and reset over SPI. The TPIC7218-Q1 device is designed for use in harsh automotive environments, capable of withstanding high operating temperatures and electrically noisy signals and power. Short-to-ground, short-to-battery, and open-load conditions are tolerated and monitored. The TPIC7218-Q1 device also exhibits outstanding Electro-Magnetic Compatibility (EMC) performance.

#### **Device Information(1)**



(1) For all available packages, see the orderable addendum at the end of the data sheet.



#### <span id="page-2-0"></span>**1.4 Functional Block Diagram**



**Figure 1-1. Functional Block Diagram**



# **Table of Contents**





# <span id="page-3-0"></span>**2 Revision History**





# <span id="page-4-0"></span>**3 Pin Configuration and Functions**







Copyright © 2010–2015, Texas Instruments Incorporated *Pin Configuration and Functions* 5



# **Pin Functions (continued)**





## **Pin Functions (continued)**



# <span id="page-7-0"></span>**4 Specifications**

## **4.1 Absolute Maximum Ratings**

<span id="page-7-1"></span>over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup>



(1) Stresses beyond those listed under *Absolute Maximum Ratings* may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under *Recommended Operating Conditions*. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

(2) This module survives double-battery jump-start conditions in typical application for 10 minutes duration.



## **4.2 ESD Ratings**

<span id="page-8-0"></span>

(1) AEC Q100-002 indicates HBM stressing is done in accordance with the ANSI/ESDA/JEDEC JS-001 specification.

## **4.3 Recommended Operating Conditions**

<span id="page-8-1"></span>over operating free-air temperature range (unless otherwise noted)



#### **4.4 Thermal Information**

<span id="page-8-2"></span>

(1) For more information about traditional and new thermal metrics, see the *Semiconductor and IC Package Thermal Metrics* application report, [SPRA953.](http://www.ti.com/lit/pdf/spra953)

# **4.5 Input Port Electrical Characteristics**

<span id="page-9-0"></span> $V_{BAT} = 6$  V to 20 V,  $V_{DD} = 4.5$  V to 5.5 V, over operating free-air temperature range (unless otherwise noted)



## **4.6 PWM Low-Side Driver Electrical Characteristics**

<span id="page-9-1"></span> $V_{BAT} = 6$  V to 20 V,  $V_{DD} = 4.5$  V to 5.5 V, over operating free-air temperature range (unless otherwise noted)



# **4.7 Digital Low-Side Driver Electrical Characteristics**

<span id="page-9-2"></span> $V_{BAT} = 6$  V to 20 V,  $V_{DD} = 4.5$  V to 5.5 V, over operating free-air temperature range (unless otherwise noted)



# **4.8 High-Side Driver Electrical Characteristics**

<span id="page-10-0"></span> $V_{BAT} = 6$  V to 20 V,  $V_{DD} = 4.5$  V to 5.5 V, over operating free-air temperature range (unless otherwise noted)



## **4.9 K-Line Electrical Characteristics**

<span id="page-10-1"></span> $V_{BAT} = 6$  V to 20 V,  $V_{DD} = 4.5$  V to 5.5 V, over operating free-air temperature range (unless otherwise noted)



## **4.10 Warning Lamp Electrical Characteristics**

<span id="page-10-2"></span> $V_{BAT} = 6$  V to 20 V,  $V_{DD} = 4.5$  V to 5.5 V, over operating free-air temperature range (unless otherwise noted)



Copyright © 2010–2015, Texas Instruments Incorporated *Specifications* 11

# **Warning Lamp Electrical Characteristics** *(continued)*

 $V_{BAT} = 6$  V to 20 V,  $V_{DD} = 4.5$  V to 5.5 V, over operating free-air temperature range (unless otherwise noted)



## **4.11 Power Supply Electrical Characteristics**

<span id="page-11-0"></span> $V_{BAT} = 6$  V to 20 V,  $V_{DD} = 4.5$  V to 5.5 V, over operating free-air temperature range (unless otherwise noted)



#### **4.12 SPI Electrical Characteristics**

<span id="page-11-1"></span>over operating free-air temperature range (unless otherwise noted)



#### **4.13 WL\_LS Low-Side Switch Output Characteristics**

<span id="page-11-2"></span> $V_{BAT} = 6$  V to 20 V,  $V_{DD} = 4.5$  V to 5.5 V, over operating free-air temperature range (unless otherwise noted)



#### **4.14 Wheel-Speed High-Side Driver Characteristics**

<span id="page-11-3"></span> $V_{BAT} = 6$  V to 20 V,  $V_{DD} = 4.5$  V to 5.5 V, over operating free-air temperature range (unless otherwise noted)



## **4.15 Wheel-Speed Low-Side Driver Characteristics**

<span id="page-12-0"></span> $V_{BAT} = 6$  V to 20 V,  $V_{DD} = 4.85$  V to 5.5 V, over operating free-air temperature range (unless otherwise noted)



## **4.16 Wheel-Speed Output Characteristics**

<span id="page-12-1"></span> $V_{BAT} = 6$  V to 20 V,  $V_{DD} = 4.5$  V to 5.5 V, over operating free-air temperature range (unless otherwise noted)



## **4.17 RST Output Characteristics**

<span id="page-12-2"></span> $V_{BAT} = 6$  V to 20 V,  $V_{DD} = 4.5$  V to 5.5 V, over operating free-air temperature range (unless otherwise noted)



## **4.18 SPI Timing Electrical Characteristics**

<span id="page-12-3"></span> $V_{BAT} = 6$  V to 20 V, VDD = 4.5 V to 5.5 V, over operating free-air temperature range (unless otherwise noted) (see [Figure](#page-16-0) 4-1)



## **SPI Timing Electrical Characteristics** *(continued)*

 $V_{BAT} = 6$  V to 20 V, VDD = 4.5 V to 5.5 V, over operating free-air temperature range (unless otherwise noted) (see [Figure](#page-16-0) 4-1)



#### **4.19 Power Supply Switching Characteristics**

<span id="page-13-0"></span>over operating free-air temperature range (unless otherwise noted)



#### **4.20 Wheel-Speed Counter Switching Characteristics**

<span id="page-13-1"></span> $V_{BAT} = 6$  V to 20 V,  $V_{DD} = 4.5$  V to 5.5 V, over operating free-air temperature range (unless otherwise noted)



## **4.21 HS Driver Switching Characteristics**

<span id="page-13-2"></span> $V_{BAT}$  = 6 V to 20 V,  $V_{DD}$  = 4.5 V to 5.5 V, over operating free-air temperature range (unless otherwise noted)



(1) This deglitcher applies only during the turnon time of GMR/GPR pins. During this masking time, no overcurrent conditions are reported.

## **4.22 Digital Low-Side Driver Switching Characteristics**

<span id="page-14-3"></span> $V_{BAT} = 6$  V to 20 V,  $V_{DD} = 4.5$  V to 5.5 V, over operating free-air temperature range (unless otherwise noted)



## **4.23 PWM Low-Side Driver Switching Characteristics**

<span id="page-14-0"></span> $V_{BAT} = 6$  V to 20 V,  $V_{DD} = 4.5$  V to 5.5 V, over operating free-air temperature range (unless otherwise noted)



## **4.24 K-Line Switching Characteristics**

<span id="page-14-1"></span> $V_{BAT} = 6$  V to 20 V,  $V_{DD} = 4.5$  V to 5.5 V, over operating free-air temperature range (unless otherwise noted)



(1)  $t_{off_k}$ kin is the deglitcher time for K-Line to turnoff, and  $t_{on_k}$ kin is the deglitcher time for K-Line to turn on from shutdown.

#### **4.25 Warning Lamp Switching Characteristics**

<span id="page-14-2"></span> $V_{BAT} = 6$  V to 20 V,  $V_{DD} = 4.5$  V to 5.5 V, over operating free-air temperature range (unless otherwise noted)



Copyright © 2010–2015, Texas Instruments Incorporated *Specifications* 15

# **Warning Lamp Switching Characteristics** *(continued)*

 $V_{BAT} = 6$  V to 20 V,  $V_{DD} = 4.5$  V to 5.5 V, over operating free-air temperature range (unless otherwise noted)



## **4.26 Watchdog Switching Characteristics**

<span id="page-15-0"></span> $V_{BAT} = 6$  V to 20 V,  $V_{DD} = 4.5$  V to 5.5 V, over operating free-air temperature range (unless otherwise noted)



## **4.27 Wheel Speed Interface Switching Characteristics**

<span id="page-15-1"></span>over operating free-air temperature range (unless otherwise noted)



## **4.28 Wheel-Speed High-Side Driver Switching Characteristics**

<span id="page-15-2"></span>over operating free-air temperature range (unless otherwise noted)



## **4.29 Wheel-Speed Output Switching Characteristics**

<span id="page-15-3"></span>over operating free-air temperature range (unless otherwise noted)





**[TPIC7218-Q1](http://www.ti.com/product/tpic7218-q1?qgpn=tpic7218-q1) [www.ti.com](http://www.ti.com)** SLDS182A –AUGUST 2010–REVISED JULY 2015



<span id="page-16-0"></span>**Figure 4-1. SPI Interface Input Timing**



## **4.30 Typical Characteristics**

<span id="page-17-0"></span>



## <span id="page-18-0"></span>**5 Detailed Description**

#### <span id="page-18-1"></span>**5.1 Overview**

The TPIC7218-Q1 device is an anti-lock braking controller capable of directly driving eight solenoid valves with internal high-current low-side drivers. Low-side drivers configured for digital control do not require external voltage clamps. The TPIC7218-Q1 device has gate drive capability for two high-side N-Channel MOSFETs that can be used to drive a pump motor and power to all solenoids. The TPIC7218-Q1 device provides a fault-tolerant interface for both Intelligent and Active wheel-speed sensors to an external microprocessor.

The TPIC7218-Q1 device can be used with either 3.3- or 5-V microprocessors and uses a standard SPI (Serial-Peripheral Interface). The TPIC7218-Q1 device has two internal open-drain warning lamp drivers that can be pulled up to battery voltage, as well as one low-voltage driver. An internal state machine monitors a watchdog input and reports faults on a warning-lamp pin and SPI register. A K-Line transceiver is also included. A multitude of safety and fault monitoring functionality supervise both system and TPIC7218-Q1 circuits. Faults must be polled and reset over SPI.

The TPIC7218-Q1 device is designed for use in harsh automotive environments, capable of withstanding high operating temperatures and electrically noisy signals and power. Short-to-ground, short-to-battery, and open-load conditions are tolerated and monitored. The TPIC7218-Q1 device also exhibits outstanding electromagnetic compatibility (EMC) performance.



#### <span id="page-19-0"></span>**5.2 Functional Block Diagram**



## <span id="page-19-2"></span>**5.3 Feature Description**

## <span id="page-19-1"></span>*5.3.1 Ground Connections*

The TPIC7218-Q1 device has two types of grounds: Power-grounds (PGND), which are used to provide a path for internal high-current open-drain FETs, and ground (GND), which are used to provide ground to all analog and digital circuitry. All the PGND pins and the thermal pad are internally shorted together. A verylow impedance connection exists internal to the TPIC7218-Q1 device between all power grounds and the ground pin (pin 6). TI recommends that all PGND, GND, and PowerPad pins be connected together at the pins of the TPIC7218-Q1 device to a solid ground plane. Failure to implement the grounding in this way is likely to result in poor EMC performance.



#### *5.3.2 Charge Pump*

An internal charge pump generates the charge necessary for proper operation of all drivers. A capacitor with a value of 100 nF connected between the CHP pin and VBAT pin is required for proper operation. The voltage on the CHP pin is typically 12 V greater than the voltage on the VBAT pin. When selecting a charge pump capacitor, care must be taken to ensure that the capacitors specifications are not violated.

#### *5.3.3 Reference Current Generator*

The TPIC7218-Q1 device generates an internal reference current that is output on the REF pin. This pin requires a 10-kΩ, ±1% resistor connected to GND.

#### *5.3.4 Wheel-Speed Reference,*  $V_{REF}$

The voltage set on the  $V_{REF}$  pin must be stable at all times. If this voltage deviates from the desired setting, then all the wheel-speed thresholds will change. TI recommends externally monitoring the  $V_{REF}$ voltage to ensure proper operation of the wheel-speed functional block.

#### <span id="page-20-0"></span>*5.3.5 Faults Common To Most Functional Blocks*



#### **Table 5-1. Summary Fault State Table**

(1) The SPI is available if the ASIC is tested standalone. In a system level it would not be available because the VDD supplied microcontroller would be in reset condition.

(2) This state depends on the setting of register map bit, OV\_GMR.

(3) There are 8 thermal sensors in the ASIC. 3 implemented for the PWM drivers, 3 for the digital drivers one for the warning lamps and 1 for K-LINE. Only the drivers affected will turn off. There is no master thermal shutdown implemented for the ASIC.

(4) While the watchdog is in reset, the only SPI settings that are not reset are the ones pertaining to the watchdog such as WD\_EN and WDH, WDL bits.

(5) WL\_LS pin will be pulled low every time that WDSTAT = 0. This can result because of a bad watchdog event or because WD\_EN = 0. WL $\overline{\phantom{a}}$ LS pin will be High Z when WDSTAT = 1.

#### *5.3.6 PWM Low-Side Drivers*

The TPIC7218-Q1 device features eight low-side drivers, four of which can be used for pulse width modulation (PWM) of solenoids. The low-side driver pins: Q5, Q6, Q7, and Q8 are open-drain MOSFETs that are capable of sinking large amounts of current. Each driver is monitored for three fault conditions: overcurrent, open-load, and over-temperature. In addition, driver operation is dependent on other fault conditions: VBAT undervoltage, VBAT overvoltage, VDD undervoltage, watchdog fault. See the application circuit and register diagram in [Figure](#page-21-0) 5-1.



**Figure 5-1. PWM Driver Register and Application Circuit Diagram**

<span id="page-21-0"></span>Each PWM driver features a 10-bit configurable duty-cycle setting, and options for independent phase control. Available phases of 0°, 90°, 180°, and 270° can be set for each driver in registers 0x14, 0x16, 0x18, and 0x1A. Changes in the dedicated 2-bits result in a phase change in the following complete period to prevent glitches. [Table](#page-21-1) 5-2 lists the available phase options based on the settings of the dedicated 2-bit selection

**Table 5-2. PWM Phase Selection**

<span id="page-21-1"></span>

| $PWMQX_{Phase}$ < 1> | $PWMQX_{Phase}<0>$ | <b>SELECTED PHASE</b> |  |  |
|----------------------|--------------------|-----------------------|--|--|
|                      |                    | ∩∘                    |  |  |
|                      |                    | $90^{\circ}$          |  |  |
|                      |                    | $180^\circ$           |  |  |
|                      |                    | $270^\circ$           |  |  |

<span id="page-21-2"></span>Each duty cycle of the PWM driver can be selected by setting the appropriate bits using [Equation](#page-21-2) 1.

$$
DutyCycle = \frac{PWMQx < 9:0>}{1024} * 100\% \tag{1}
$$

For example, a setting of 0x3FF causes a 100% duty cycle and a setting of 0x000 causes a 0% duty cycle.

All 10 bits must be written for the new duty cycle code to be latched into the state machine. Changes in the 10-bit result in a duty-cycle change in the following complete period to prevent glitches. PWM drivers can be used as digital drivers by fully turning them on (100% duty cycle) and off (0% duty cycle). However, care must be taken not to violate electrical specifications when using PWM drivers in this way (such as energy handling capability).

Texas

**NSTRUMENTS** 

<span id="page-22-0"></span>The frequency is also configurable (see [Table](#page-22-0) 5-3), but is not independent for each enabled driver; all PWM drivers are set by selecting a 2-bit value in register 0x12. Frequency selection changes take place only when the PWM drivers are disabled and then re-enabled.



#### **Table 5-3. PWM Frequency Selection**

For example, if Q5 is enabled while the frequency setting is <00> but Q6 is enabled after the frequency setting was changed to <11>, then Q5 is switching at 2 kHz and Q6 is switching at 16 kHz.

Each PWM driver monitors, reports, and has integrated protection for many electrical fault conditions. Overcurrent faults are reported as a 1 in register 0x02, (bits 0, 2, 4, and 6 are referenced by bits F5, F6, F7, and F8) and cause the affected driver to disable after a deglitch time of toff\_blank\_PWMx. Overtemperature (junction) faults are reported in register 0x03, (bit-6 OTSD) and cause not only the affected driver, but also the adjacent driver to disable after a deglitch time of toff\_tmp\_PWMx. The PWM drivers also check for an open-load or short to ground condition whenever they are not disabled. This type of fault is reported as 1 in register 0x02, (bits 1, 3, 5, 7 are referenced by bits S5, S6, S7, and S8). A master lowside fault bit in register 0x00, (bit-0) becomes high whenever any of the previously mentioned overcurrent or open-load faults occur. Fault flags can be cleared after the removal of the fault condition by reading the appropriate fault reporting register. When the fault flags are cleared, the low-side master fault bit (FAIL) can be cleared by reading it.

The PWM drivers also respond to fault conditions within other functional blocks. The drivers are disabled whenever VBAT undervoltage, VBAT overvoltage, or VDD undervoltage fault bits in register 0x00 are set. Also watchdog fault can cause PWM drivers to disable, if register 0x11, bit-4 (WD\_EN) is set. This bit defaults to 0 upon power up. Any of these faults do not cause the FAIL bit to be set.

Faults can be cleared by reading the appropriate fault reporting register. When the faults are cleared, the drivers can be re-enabled. To enable or re-enable a driver, simply toggle the driver bits (GE5, GE6, GE7, GE8) by writing a 0, then 1. Fault reporting bits do not have any affect on PWM drivers; only the actual fault condition causes a driver to disable. Nevertheless, TI recommends clearing the fault bits by reading these bits before enabling the drivers.

Besides monitoring and reporting faults, PWM drivers have overvoltage-protection circuitry built in. An active-clamp monitors the voltage on PWM driver pins and limits it to  $V_{\text{cl-pWMx}}$ . At the system level, PWM drivers use an external recirculation diode in parallel with the inductive load.

## *5.3.7 Digital Low-Side Drivers*

The TPIC7218-Q1 device features eight low-side drivers, four of which can be used digital control of solenoids. The low-side driver pins: Q1, Q2, Q3, and Q4 are open-drain MOSFETs that are capable of sinking large amounts of current. Each driver is monitored for three fault conditions: overcurrent, openload, and over-temperature. However, driver operation also is dependant on other fault conditions: VBAT undervoltage, VBAT overvoltage, VDD undervoltage, watchdog fault. See the application circuit and register diagram in [Figure](#page-23-0) 5-2.

**INSTRUMENTS** SLDS182A –AUGUST 2010–REVISED JULY 2015 **[www.ti.com](http://www.ti.com)** V\_RELAY  $\boxtimes$  Q1,2,3,4 GATE DRIVE  $\mu$ P  $\blacktriangleright$   $\blacktriangleright$   $\mathcal{F}_4$  $SPI \leftarrow \rightarrow$  DIGITAL CORE AND FAULT DETECT PGND **PGND** 

**Figure 5-2. Digital Driver Register and Application Circuit Diagram**

<span id="page-23-0"></span>Each digital driver monitors, reports, and has integrated protection for many electrical fault conditions. Overcurrent faults are reported as a 1 in register 0x01, (bits 0, 2, 4, and 6 are referenced by bits F1, F2, F3, and F4) and cause the affected driver to disable after a deglitch time of toff\_blank\_DLSx. Overtemperature (junction) faults are reported in register 0x03, (bit-6 OTSD) and cause not only the affected driver, but also the adjacent driver to disable after a deglitch time of toff\_tmp\_DLSLx. Digital drivers also check for an open-load or short to ground condition whenever they are not enabled. This type of fault is reported as a 1 in register 0x01, (bits 1, 3, 5, 7 are referenced by S1, S2, S3, and S4). The master lowside fault bit in register 0x00, (bit-0) becomes high whenever an overcurrent or open-load fault occurs. Fault flags can be cleared after the removal of the fault condition by reading the appropriate fault reporting register. When this occurs the low-side master fault bit (FAIL) can be cleared by reading it.

The digital drivers also respond to fault conditions within other functional blocks. These drvers are disabled whenever the VBAT undervoltage, VBAT overvoltage, or VDD undervoltage fault bits in register 0x00 are set. Also, a watchdog fault can cause the digital drivers to disable if register 0x11, bit-4 (WD\_EN) is set. This bit defaults to 0 upon power up. Any of these faults do not cause the FAIL bit to be set.

Faults can be cleared by reading the appropriate fault reporting register. When this is complete the digital drivers can be re-enabled. To enable or re-enable a driver, simply toggle the driver bits (GE1, GE2, GE3, GE4) by writing a 0, then 1. Fault reporting bits do not have any affect on the digital drivers; only the actual fault condition will cause a driver to disable. Nevertheless, TI recommends clearing the fault bits by reading them before enabling the drivers.

Besides monitoring and reporting faults, digital drivers have overvoltage protection circuitry built in. An active-clamp monitors voltage on the pins of these drivers and limits the voltage to  $V_{\text{cl}}$   $_{\text{DLSx}}$ .

Texas



#### <span id="page-24-3"></span>*5.3.8 High-Side Drivers*

The TPIC7218-Q1 device features two independent high-side gate drivers to control and monitor external N-Channel FETs. The pins, GPR, SPR, and DPR, are typically used to control an external N-MOSFET for the purpose of providing power to a motor pump. The pins, GMR, SMR, and DMR are typically used to control an external N-MOSFET for the purpose of providing power to the solenoid coils. When activated, the gate voltage drive on the GPR and GMR pins is sufficient to provide a strong  $V_{GS}$  because of a built-in charge pump. High-side drivers are electrically protected and monitored for fault conditions.

#### **5.3.8.1 High-Side Terminals: GPR, SPR, DPR, and HSPC**

The GPR, SPR, and DPR (gate, source, and drain-pump relay) pins connect to an external N-MOSFET as shown in [Figure](#page-24-0) 5-3. The purpose of this MOSFET is to relay the VBAT power to a pump motor. The N-MOSFET is turned on when the GPR pin is enabled. The GPR pin is controlled by either the HSPC pin or the GE\_PR bit, bit-3 of address 0x11 as listed in [Table](#page-24-1) 5-4.



<span id="page-24-1"></span><span id="page-24-0"></span>**Figure 5-3. GPR, SPR, DPR, and HSPC Register and Application Circuit Diagram**



#### **Table 5-4. High-Side Operation Logic**

The overcurrent detection of the external N-MOSFET is triggered by a voltage difference between the DPR and SPR pins in comparator COMP #1. To set the overcurrent threshold the external series resistor,  $R_{DPR}$ , must be sized to generate a particular input voltage (in conjunction with  $I_{DPR}$ ) on one input of the comparator. The other input voltage of the comparator changes as a function of the RDS<sub>ON(MAX)</sub> and  $I_{DS}$ values of the N-MOSFET. By comparing these voltages, the N-MOSFET overcurrent condition is reported. Given the RDS<sub>ON(MAX)</sub> value of the N-MOSFET and the desired overcurrent threshold, R<sub>DPR</sub> can be calculated using [Equation](#page-24-2) 2.

<span id="page-24-2"></span>
$$
VBAT - (I_{DS} * RDS_{ON(MAX)}) > VBAT - (I_{DPR} * R_{DPR})
$$



If the  $V_{DS}$  value of the N-MOSFET exceeds the threshold set by the comparator for more than the deglitcher time,  $t_{OCdet}$ , the GPR pin switches off and the appropriate fault flag (OCPR) is set high. When the overcurrent condition ends, the GPR pin can be switched on again with the SPI enable bit or the external enable pin.

Faults detected on VDD, VBAT, Watchdog (if WD\_EN bit is high) prevent the high-side driver from enabling; GPR remains low or turns off. At the time the high-side driver is enabled, voltage on GPR pin is tested for a short-to-ground condition only after a certain delay time defined as  $t_{STGPR}$ . If a short is detected the GPR pin remains low. Any time the high-side driver is enabled overcurrent in the external MOSFET, short-to-ground on GPR, and short-to-ground on SMR can cause a fault condition and disable the high-side driver.

An overvoltage condition (such as load-dump) on VBAT turns the GPR pin on (clamping any energy from the alternator). If VBAT returns to normal operating voltage from an overvoltage fault condition, the GPR pin remains on for a minimum time,  $t_{GPRact}$ .

If an overvoltage condition occurs on VBAT, the fault flag, FOV, is set after a deglitch time,  $t_{Fovedet}$ . With the overvoltage removed, the FOV flag can be cleared by reading address 0x00. After the fault bit is cleared, the GPR pin can be re-enabled. The GPR pin does not respond to successive overvoltage conditions until after a blanking time. See [Table](#page-25-0) 5-5 and [Figure](#page-25-1) 5-4 for more details.

<span id="page-25-0"></span>

#### **Table 5-5. Pump Relay Fault and Operation**



#### **Figure 5-4. Pump Relay High-Side Driver Overvoltage Behavior**

<span id="page-25-1"></span>The pump relay external MOSFET is electrically protected from voltage spikes by an active voltage clamp that limits any voltage levels between the GPR and SPR pins that are larger than  $V_{gs\_clamp}$ .

The GPR function supports PWM output. The charge on the charge-pump capacitor,  $C_{CHP}$ , which is lost when GPR is switched on, is refreshed before the start of the next PWM cycle to a value that sufficiently ensures proper turnon behavior. The PWM capability consists of a period of  $T = 5$  ms with a duty cycle 10% to 90%. When selecting a duty cycle the rise and fall times of GPR must be taken into account.

#### **5.3.8.2 High-Side Terminals: GMR, SMR, DMR, and HSMC**

The GMR, SMR, and DMR (gate, source, and drain master relay) pins connect to an external N-MOSFET as shown in [Figure](#page-26-0) 5-5. The purpose of this MOSFET is to relay VBAT power to a master power supply for solenoid coils. The N-MOSFET turns on when the GMR pin is enabled. The GMR pin function is controlled by either the HSMC pin or the GE\_MR bit, bit-2 of address 0x11 as shown in [Table](#page-26-1) 5-6.



<span id="page-26-1"></span><span id="page-26-0"></span>**Figure 5-5. GMR, SMR, DMR, and HSMC Register and Application Circuit Diagram**





The overcurrent detection of the external N-MOSFET is triggered by a voltage difference between the DMR and SMR pins in comparator COMP #1. To set the overcurrent threshold, the external series resistor,  $R_{DMR}$ , must be sized to generate a particular input voltage (in conjunction with  $I_{DMR}$ ) on one input of the comparator. The other input voltage of the comparator changes as a function of the RDS<sub>ON(MAX)</sub> and I<sub>DS</sub> values of the N-MOSFET. By comparing these voltages, the N-MOSFET overcurrent condition is reported. Given the RDS<sub>ON(MAX)</sub> value of the N-MOSFET and the desired overcurrent threshold, R<sub>DMR</sub> can be calculated using [Equation](#page-26-2) 3.

<span id="page-26-2"></span>
$$
VBAT - (I_{DS} * RDS_{ON(MAX)}) > VBAT - (I_{DMR} * R_{DMR})
$$
\n
$$
(3)
$$

If the  $V_{DS}$  of the N-MOSFET exceeds the threshold set by the comparator for more than the deglitcher time,  $t_{OCdet}$ , the GMR pin switches off and the appropriate fault flag (OCMR) is set high. When the overcurrent condition ends, the GMR pin can be switched on again with the SPI enable bit or the external enable pin.

Faults detected on VDD, VBAT, Watchdog (if WD\_EN bit is high) prevent the high-side driver from enabling; the GMR pin remains low or turns off. At the time the high-side driver is enabled, the voltage on the GMR pin is tested for a short-to-ground condition only after a certain delay time defined as  $t_{STGPR}$ . If a short is detected the GMR pin remains low. Any time the high-side driver is enabled overcurrent in MOSFET, short-to-ground on the GMR pin, and short-to-ground on the SMR pin can cause a fault condition and disable the high-side driver.

An overvoltage condition (such as a load-dump) on VBAT either turns the GMR pin off or allows it to remain in the previous state depending on the setting of bit 5 (OV\_GMR) in register 0x11. With the overvoltage removed, the fault flag FOV can be cleared by reading address 0x00.

The main relay external MOSFET is electrically protected from voltage spikes by an active voltage clamp that limits any voltage levels between GMR and SMR larger than  $V_{gs\_clamp}$ .

Load-leakage faults are tested by sourcing a current,  $I_{LCdet}$ , out of the SMR pin into the source of the external N-MOSFET. After a time, t<sub>LCdet</sub>, the SMR voltage is checked to see if it is above VDD. If no leakage is present, the source is above VDD and the GMR pin is turned on. If leakage is present, the source is below VDD and the GMR pin does not turn on. A high on the LMR bit indicates a load-leakage fault. During a load-leakage fault, the SMR pin is biased to the voltage set by the external resistor ( $R_{SOL}$ ) and a series diode to VDD. Without this path, the SMR pin is floating and may not display faults properly.

[Table](#page-27-0) 5-7 lists a summary of the faults that affect the GMR pin behavior.

<span id="page-27-0"></span>

|                                                                             |                                  | <b>TPIC7218-Q1 STATE</b>      |                              |                                             |  |
|-----------------------------------------------------------------------------|----------------------------------|-------------------------------|------------------------------|---------------------------------------------|--|
| <b>SYSTEM EVENT</b>                                                         | <b>FAULT BITS AFFECTED</b>       | <b>BEFORE</b><br><b>EVENT</b> | <b>AFTER</b><br><b>EVENT</b> | <b>NOTES</b>                                |  |
| VDD Undervoltage                                                            | $PORn = 1$                       | <b>GMR ON</b>                 | <b>GMR OFF</b>               | nRST pin is internally driven<br>low        |  |
| VBAT Overvoltage (>V <sub>ovVBAT</sub> )                                    | $FOV = 1$                        | <b>GMR ON</b>                 | <b>GMR OFF</b>               | OV $GMR = 1$                                |  |
| VBAT Overvoltage (>V <sub>ovVBAT</sub> )                                    | $FOV = 1$                        | <b>GMR ON</b>                 | <b>GMR ON</b>                | $OV$ GMR = $0$                              |  |
| VBAT Undervoltage ( <v<sub>uvVBAT)</v<sub>                                  | $FUV = 1$                        | <b>GMR ON</b>                 | <b>GMR OFF</b>               |                                             |  |
| Watchdog fault (must be enabled)                                            | $WDSTAT = 0$ ,<br>$WD$ FAULT = 1 | <b>GMR ON</b>                 | <b>GMR OFF</b>               | $WD$ $EN = 1$ (enabled)                     |  |
| nRST pin externally driven low                                              | $Erst = 1$                       | <b>GMR ON</b>                 | <b>GMR OFF</b>               |                                             |  |
| Overcurrent in master relay                                                 | $OCMR=1, FHSD = 1$               | <b>GMR ON</b>                 | <b>GMR OFF</b>               | $OCMR_{DIS} = 0$ (disabled)                 |  |
| Overcurrent in master relay                                                 | $OCMR=1.FHSD = 1$                | <b>GMR ON</b>                 | <b>GMR ON</b>                | $OCMR_{DIS} = 1$ (enabled)                  |  |
| Short to GND on GMR, while GMR is OFF<br>$(\text{time} > t_{\text{STGMR}})$ | $FGMR = 1, FHSD = 1$             | <b>GMR OFF</b>                | <b>GMR OFF</b>               | $FGMR_{DIS} = 0$ (disabled),<br>turn ON GMR |  |
| Short to GND on GMR, while GMR is ON                                        | $FGMR = 1, FHSD = 1$             | <b>GMR ON</b>                 | <b>GMR OFF</b>               | $FGMR_{DIS} = 0$ (disabled)                 |  |
| Short to GND on GMR, while GMR is OFF<br>$(\text{time} > t_{\text{STGMR}})$ | $FGMR = 1.FHSD = 1$              | <b>GMR OFF</b>                | <b>GMR ON</b>                | $FGMR_{DIS} = 1$ (enabled),<br>turn ON GMR  |  |
| Short to GND on GMR, while GMR is ON                                        | $FGMR = 1, FHSD = 1$             | <b>GMR ON</b>                 | <b>GMR ON</b>                | $FGMR_{DIS} = 1$ (enabled)                  |  |
| Short to GND on SMR                                                         | $STGMR = 1.FHSD = 1$             | <b>GMR ON</b>                 | <b>GMR OFF</b>               | $STGMR_{DIS} = 0$ (disabled)                |  |
| Short to GND on SMR                                                         | $STGMR = 1, FHSD = 1$            | <b>GMR ON</b>                 | <b>GMR ON</b>                | $STGMR_{DIS} = 1$ (enabled)                 |  |
| GMR is turned on while Q1-Q8 on                                             | $LGMR = 1, FHSD = 1$             | <b>GMR OFF</b>                | <b>GMR OFF</b>               | $LGMR_{DIS} = 0$ (disabled),<br>turn ON GMR |  |
| GMR is turned on while Q1-Q8 on                                             | $LGMR = 1.FHSD = 1$              | <b>GMR OFF</b>                | <b>GMR ON</b>                | $LGMR_{DIS} = 1$ (enabled),<br>turn ON GMR  |  |

**Table 5-7. Master Relay Fault and Operation**

<span id="page-28-0"></span>The high-side GMR, SMR, and DMR functionality also includes logic that facilitates system diagnostic testing. The operational status, as well as some fault conditions can be determined for both high-side drivers (HSD) and low-side drivers (LSD). [Table](#page-28-0) 5-8 lists the details.



#### **Table 5-8. High-Side Driver Logic (GMR Only)**

## <span id="page-28-1"></span>*5.3.9 Wheel-Speed Sensing*

The TPIC7218-Q1 device is capable of interfacing with industry standard Active and Intelligent wheelspeed sensors. The TPIC7218-Q1 device features an analog front end that provides power, ground, and interprets current-encoded speed and diagnostic information (Intelligent VDA sensors only) for sensors. Current thresholds can be adjusted to easily interface with most sensors. By setting a voltage on the  $V_{REF}$ pin in conjunction with an appropriate current sense resistor,  $R_{LOAD}$ , current levels through the wheelspeed sensors are evaluated according to the threshold states. Active wheel-speed sensor current pulse levels can be: undercurrent, overcurrent, wheel-speed-pulse-low (for example 7 mA), and wheel-speedpulse-high (for example 14 mA). Intelligent wheel-speed sensor current pulse levels can be: undercurrent, overcurrent, wheel-speed-pulse-low (for example 7 mA), wheel-speed-pulse-high (for example 28 mA), and diagnostic-data-bit (for example 14 mA). Wheel-speed-pulse-low and wheel-speed-pulse-high logic state is directly interpreted to a digital voltage output for each sensor (rotational speed). Diagnostic information, diagnostic-data-bit, is directly decoded and placed in four 9-bit registers. Rotational speed information (for two sensors) is also available on high-voltage open-drain outputs. Rotational wheel-speed pulse information for any of the sensors can be MUX-ed into a digital pulse counter. This counter increments on both rising and falling edges. The 8-bit counter, along with other wheel-speed bits are available over SPI. Wheel-speed pins are also electrically protected from typical fault conditions. See [Figure](#page-29-0) 5-6 for register and applications information.

Texas Instruments



**Figure 5-6. Wheel-Speed Register and Application Circuit Diagram**

<span id="page-29-0"></span>The TPIC7218-Q1 device has three pins for each of the four wheel-speed sensors. The WSPx pins provide a path for current from VBAT to the wheel-speed sensor. The WSLSx pins provide a path for current from the wheel-speed sensor to GND. The WSSx pins monitor current through the sensor by measuring a voltage across the  $R_{\text{LOAD}}$  resistance, shown in [Figure](#page-29-0) 5-6.

Current is provided to the sensor from the WSP1, WSP2, WSP3, and WSP4 pins. When enabled (by setting the WSPx bits in register 0x1B), the WSPx pins output current and are voltage clamped to V<sub>clamp</sub> <sub>WSPx</sub>. WSPx pins are electrically protected from short-to-battery, short-to-ground, and overcurrent. Short-to-battery fault bits, WSPx\_STB, are located in registers 0x08, 0x0A, 0x0C, 0x0E and overcurrent fault bits, WSPxILIMIT, are located in register 0x1D. If a fault is detected, then the WSPx pins disable. Reading these registers clears the fault bits after the fault condition has been removed.

Current from the sensors is returned to the WSP1, WSP2, WSP3, and WSP4 pins of the TPIC7218-Q1 device, thus providing a path to ground. Current out of the sensor passes through a series resistor,  $R_{\text{LOAD}}$ , into internal open-drain MOSFETs. These open-drain MOSFETs are controlled by setting the WSLSx bits in register 0x1C. The WSLSx pins are electrically protected from overcurrent by detecting an excessive voltage between WSLSx and WSSx pins. Overcurrent fault bits, WSSx<sub>OC</sub>, are located in register 0x0F. If a fault is detected then the WSLSx pins stop sinking current. Reading these registers clears the fault bits after the fault is removed.

The sensed voltage difference between the WSSx and WSLSx pins provides the current encoded sensor information to the wheel-speed logic. The WSSx pins are electrically protected from short-to-battery and short-to-ground. These conditions are reported by reading the WSSx<sub>OC</sub> and WSSx<sub>FAULT</sub> bits in register 0x0F.

If a fault occurs on WSLSx, the path of the sensor to ground is removed. This type of fault must be cleared by following a specific procedure to prevent an overcurrent fault from being erroneously reported. To clear this fault, first disable the WSPx pins, re-enable the WSLSx pins, and finally re-enable the WSPx pins. The main purpose for this procedure is to first provide a ground path for the sensor before providing power. Other types of faults can be cleared in the normal way, as long as the WSLSx pins are enabled. [Table](#page-30-0) 5-9 lists more information about wheel-speed faults.



<span id="page-30-0"></span>

## **Table 5-9. Wheel-Speed Sense Fault and Operation**

The wheel-speed internal equivalent model, shown in [Figure](#page-31-0) 5-7 and [Figure](#page-32-0) 5-8, describe how this functional block works. Users need only select a wheel-speed sensor, current sense resistor,  $R_{LOAD}$ , and VREF voltage for basic operation. The wheel-speed functionality is designed to accommodate both Active and Intelligent sensors; the WSS $_{\text{TYPE}}$  bit in register 0x1D must be set appropriately.



**Figure** 5-7. Internal Diagram Using Intelligent Type Sensor (Wss<sub>TYPE</sub> = 0)

<span id="page-31-0"></span>



(1) The current is based on maximum of 40 mA,  $R_{LOAD}$  OF 50  $\Omega$ , and  $V_{REF}$  of 2 V





**Figure** 5-8. **Internal Diagram Using Active Type Sensor (Wss<sub>TYPE</sub>** = 1)



<span id="page-32-0"></span>

(1) The current is based on maximum of 40 mA,  $R_{LOAD}$  OF 50  $\Omega$ , and V<sub>REF</sub> of 2 V.

Both types of sensors provide information based on varying current levels. The TPIC7218-Q1 device provides a way to select different current thresholds by adjusting a voltage on the  $V_{REF}$  pin. Internally, the voltage on  $V_{REF}$  governs all four thresholds in a ratio metric manner.  $V_{REF}$  voltage actually sets the maximum threshold (100%), then, all the other thresholds are automatically set. Intelligent sensors require ITHRESH4 to be set to the maximum threshold, I<sub>WSS(overcurrent)</sub>, and Active sensors require I<sub>THRESH3</sub> to be set to the maximum threshold. For both Intelligent sensors (requiring four thresholds) and Active sensors (requiring three thresholds) use [Equation](#page-32-1) 4 to select a value for  $V_{REF}$ .

<span id="page-32-1"></span>
$$
V_{REF} = R_{LOAD} * I_{WSS(over-current)}
$$

(4)

For example, a typical Intelligent wheel-speed sensor may have a maximum typical current less than 40 mA. This 40-mA current must be set to correspond to  $V_{THRESH4}$  (100%). If the value of  $R_{LOAD}$  is selected as 50 Ω, then the resulting V<sub>REF</sub> voltage is calculated to be 2 V. Similarly, a typical Active wheel-speed sensor may have a maximum typical current less than 20 mA. This 20-mA current must be set to correspond to  $V_{\text{THRESH3}}$  (100%). However, by setting the WSS<sub>TYPE</sub> bit, the digital decoder uses  $V_{\text{THRESH3}}$ threshold to actually determine if an overcurrent condition is occurring. By effectively removing the  $V_{THRESHA}$  resistor in the comparator resistor chain, shown in [Figure](#page-33-0) 5-9, a  $V_{REF}$  voltage of 2.4 V and an R<sub>LOAD</sub> of 120 Ω, are needed to properly set the current thresholds. The ratio of the resistor chain did not change, however the current threshold detection levels did. See [Figure](#page-33-0) 5-9 for more detail.



**Figure 5-9. Example Wheel-Speed Current Pulse Diagram**

<span id="page-33-0"></span>While selecting  $R_{LOAD}$  and  $V_{REF}$ , care must be taken so that all electrical specification values are not violated. When the maximum current threshold is selected, the other three thresholds are automatically set.

During normal operation, the WSSOUTx pins provide a digital signal that is high whenever sensor current creates a voltage drop across  $R_{Load}$  that is above the  $V_{THRESH3}$  level for intelligent sensors and  $V_{THRESH2}$ level for Active sensors. If the current is less than these respective thresholds, the WSSOUTx pins return to ground. The WSSQ1 and WSSQ2 pins are open-drain outputs that reproduce signals on the WSSOUT1 and WSSOUT2 pins after a propagation delay time of  $t_{\text{wss}}$  delay. A high level on WSSOUT1 or WSSOUT2 results in low level on WSSQ1 or WSSQ2 pin. These two pins are useful for providing wheelspeed information in a high voltage signal form. The WSSQ1 and WSSQ2 pins also have short-to-ground and open-load detection functionality. The WSSQ $x_{FAULT}$  and WSSQ $x_{LLMIT}$  bits in register 0x05 report these faults and are cleared by reading them after the removal of the fault condition. During an overcurrent fault the WSSQ1 and WSSQ2 pins remain enabled for a time of  $t_{delay$   $WSSQx}$ . After this time these pins are disabled.

<span id="page-33-1"></span>The TPIC7218-Q1 device also features an 8-bit wheel-speed pulse counter. This counter increments on every rising and falling edge of a selected WSSOUTx. A MUX selects which the WSSOUTx signal is input to the counter; bits WS\_Cnt\_MUX[1] and WS\_Cnt\_MUX[0] program the MUX as listed in [Table](#page-33-1) 5-12. Count data is reported in register 0x04. A high on the CNT\_EN pin allows the counter to increment. A high on the CNT\_CLR pin forces the counter to reset to 0. The count value is available for read through SPI at any point. If the counter is allowed to reach maximum value, the count value remains at maximum but an overflow bit, WSS OV Cnt is set. If both CNT CLR and CNT EN pins are in a high logic state then the WS\_Fail\_Cnt bit is set. These bits clear on read after the fault conditions have been removed.





When the TPIC7218-Q1 device is paired with VDA protocol compatible Intelligent wheel-speed sensors, additional functionality for processing and reporting diagnostic information can be enabled. Diagnostic encoded data (Manchester encoded) in the form of current pulses reaching the  $I_{THRESH2}$  (10 mA) threshold are decoded and placed in the WSSxDx bits. All nine bits are available for reading. If any of the (nine) bit pulse widths were outside the allowed pulse width range (36 μs to 64 μs including variations) then the pulse widths are not counted as valid. As each of the nine bits are input, only valid bits cause the WSSx Valid counter to increment. In this way information about bit errors, or fewer than nine bits being sent from the sensor is recorded and available for each wheel-speed channel. The TPIC7218-Q1 device also contains logic to determine when a new 9-bit frame has started to be input. When detected, the WSSx\_New bit is set. If the wheel-speed sensor is in *stand still mode* then the TPIC7218-Q1 device detects this current pulse activity, resulting in the WSS\_MODE bit being set. Both of these bits can be cleared upon read.

#### *5.3.10 K-Line*

The TPIC7218-Q1 device includes a serial communication transceiver for K-Line. K-Line provides a bidirectional half-duplex interface for automotive diagnostic communication with data transfer rates of up to 10.4 kbps. The integrated transceiver conforms to the ISO-9141 standard and meets the on-board diagnostic (OBD) requirements of the California Air Resources Board (CARB). For more information on the K-Line protocol see the compete K-Line standard.

Features of the K-Line module include the following:

- ISO-K operates over a wide signal voltage range and is capable of driving high currents.
- ISO-K pin can tolerate a parasitic capacitance of up to 10 nF.
- ISO-K pin is electrically protected to withstand short-to-ground and overcurrent faults.
- The driver stage of the ISO-K pin is thermally protected. A temperature fault disables the bus. Thermal protection also includes hysteresis and blank time before restarting.
- KRx and KTx directly interface to both 5-V and 3.3-V microprocessors without the need for pullup resistors.
- K-Line continues to function regardless of any TPIC7218-Q1 fault conditions with the exception of VDD undervoltage reset condition which powers down the entire TPIC7218-Q1 device.



**Figure 5-10. K-Line Application Schematic**

## *5.3.11 Warning Lamp Drivers*

The TPIC7218-Q1 device features three output pins for warning lamps. The WLQ1 and WLQ2 pins are high voltage low-side drivers. The WL\_LS pin is a low voltage low-side driver.

The WL\_LS driver enables whenever the watchdog controlled bit, WD\_STAT, is high. This low-side driver is an open-drain MOSFET; to realize a high logic level and external pullup resistor must be used. Driver operation is only dependent on a watchdog fault.

The WLQ1 driver enables whenever the WLG1 pin and the GE\_9 bit is set. The WLQ2 driver works in the same way utilizing the WLG2 pin and the GE\_10 bit. Each driver is monitored for three fault conditions: overcurrent, open-load, and over-temperature. However, driver operation also depends on other fault conditions: VDD undervoltage, and watchdog fault. See the application circuit and register diagram in [Figure](#page-35-0) 5-11.



**Figure 5-11. Warning Lamp Driver Register and Application Circuit Diagram**

<span id="page-35-0"></span>Each digital driver monitors, reports, and has integrated protection for many electrical fault conditions. Overcurrents are reported as a 1 in register 0x03, (bits 0 and 2 are referenced by bits F9, F10) and do not cause the affected driver to disable. Overcurrents are merely reported after a deglitch time of toff\_blank\_WLQx. Over-temperature (junction) faults are reported in register 0x03, (bit-6 OTSD) and cause both drivers to disable after a deglitch time of  $t_{off\_tmp-WLQx}$ . The high-voltage warning-lamp drivers are also checked for an open-load or short to ground condition whenever they are not enabled. This type of fault causes register 0x03, (bits 1 and 3 are referenced by bits S9 and S10) to be reported as a 1. A master low-side fault bit in register 0x00, (bit-0) becomes high whenever an overcurrent or open-load fault occurs. Faults can be cleared by reading the appropriate fault reporting register. When this occurs, the low-side master fault bit (FAIL) can be cleared by reading it.

The high-voltage warning-lamp drivers also respond to fault conditions within other functional blocks. These drivers are disabled whenever the VDD undervoltage fault bit in register 0x00 is set. Also, a watchdog fault can cause these drivers to disable, if register 0x11, bit-4 (WD\_EN) is set. This bit defaults to 0 upon power up. Any of these faults do not cause the FAIL bit to be set.

Faults can be cleared by reading the appropriate fault reporting register. When this occurs the digital drivers can be re-enabled. Fault reporting bits do not have any affect on these warning lamp drivers; only the actual fault condition causes a driver to disable. Nevertheless, TI recommends clearing the fault bits by reading them before enabling the drivers.



Aside from monitoring and reporting faults, the high-voltage warning-lamp drivers have overvoltage protection circuitry built in. An active-clamp monitors voltage on the pins of these drivers. Voltages larger than  $V_{\text{cl-WLOx}}$  are clamped.

#### *5.3.12 Watchdog Operation*

The TPIC7218-Q1 device also features watchdog functionality. Watchdog functionality is programmable and can be disabled. This functional block receives clock pulses from an external microprocessor through WDIN pin to verify proper system operation. Whenever a watchdog fault occurs, the low-voltage warninglamp pin (WL\_LS), the reset pin (nRST), and many of the other functional blocks within the TPIC7218-Q1 device are affected. The TPIC7218-Q1 device can be set to accept a range of different pulse widths for easy connection to most microprocessors.

If watchdog functionality is enabled (WD\_EN = 1), the TPIC7218-Q1 logic monitors WDIN pulse widths by counting the number of internal clocks that occur between WDIN rising and falling edges. Two, 2-bit values ( WDH<1:0>, WDL<1:0>) can be adjusted to select the length of a valid window range for a WDIN pulse. Pulse widths inside of this window range are counted as a *good pulse*. A good pulse increments a 3-bit state machine counter by one (WDCNTx bits, in register 0x05). When a counter value of 7 is reached, the status bit, WDSTAT , becomes a 1 and all TPIC7218-Q1 watchdog inhibited functionality is enabled. If a *bad pulse* occurs then the state machine counter is decremented by three. The WD\_FAULT bit is set whenever the counter value is 0, causing the WD\_STAT bit to become low. A fault turns off highside drivers, low-side drivers, wheel-speed functionality, and high-voltage warning-lamp drivers. Both the low-voltage warning-lamp driver (WL\_LS) and the reset pin (nRST) enables. The SPI continues to function and the WD\_FAULT and WDSTAT bits indicate a watchdog fault. When a full watchdog count is reached, register bits and functionality would return to normal state. Refer to [Figure](#page-37-0) 5-12 through [Figure](#page-37-1) 5-14 for more details on the state transitions and timing.

If the WDIN pin does not realize a transition after twice the length of time selected in the upper window, which is set by bits WDH<1:0>, then an out-of-range condition occurs. The watchdog fault becomes high and the watchdog status bit becomes low (WD\_FAULT = 1, and WDSTAT = 0).





#### **Figure 5-12. Watchdog State Transition Diagram**

<span id="page-37-0"></span>

<span id="page-37-1"></span>**Figure 5-14. Timing Diagram Showing A Good Pulse**



#### <span id="page-38-0"></span>**5.4 Device Functional Modes**

The device operates in normal mode as described in **[Section](#page-19-2) 5.3** unless it is in the reset state.

#### *5.4.1 Device Reset*

Several events cause the TPIC7218-Q1 device to reset. For a compete view of TPIC7218-Q1 behavior during reset, refer to [Table](#page-20-0) 5-1.

- **Power-On Reset** A power-on reset, POR, is caused when the VDD supply voltage falls below the reset threshold. On POR the nRST pin is pulled low by the TPIC7218-Q1 device.
- **Watchdog Reset** A watchdog reset is initiated whenever the Watchdog counter decrements to 000. Upon Watchdog Reset, the nRST pin is pulsed low, and the WDSTAT flag is cleared. As the nRST pin is released, the Watchdog state machine is restarted. The watchdog will re-enable after a delay time  $T_{WD}$   $_{PULSE}$  to allow sufficient time for the microcontroller to reset.
- **External Reset** An external reset is realized whenever the nRST pin is driven low by an external signal (usually from a microprocessor). When nRST is released the Erst bit is set, indicating that an external reset occurred.

#### **5.5 Programming**

#### <span id="page-38-1"></span>*5.5.1 Serial Peripheral Interface (SPI) Interface To Microcontroller*

The TPIC7218-Q1 device uses a SPI communication interface. The TPIC7218-Q1 device operates as a slave with full-duplex, synchronous, 8-bit transfer frames. The device can be controlled and monitored in one of three modes: Read, Write, and Dummy. Read command returns data to the master. If a fault register is read, then any faults will be cleared. However, if the fault still exists then the fault reporting bit(s) will remain high. A write command sends data to the slave. Data is latched in on the rising edge of the second chip select. A dummy command is used whenever the master and slave loose synchronization. This happens whenever the master does not issue a normal 16 bit transfer using two eight bit frames. Dummy commands essentially reset the SPI logic to the default state.

A typical SPI operation contains two full chip select frames; each containing eight clock pulses. All SPI transaction starts when CSN transitions to a logic low. During this time 8-bits of mode, R/W, and address data are clocked into SI. Finally, the CSN returns high, concluding the first half of the normal transaction. The second half of the normal transaction starts when CSN again transitions to a logic low. During this time 8-bits of data are clocked into SI. Finally, the CSN returns high, and a normal SPI transaction is concluded. If one chip-select frame does not have exactly eight clocks, then the whole 16-bit transaction is considered invalid and is ignored. The CSN must go high for a window of 2  $\mu$ s to 28  $\mu$ s (CSN<sub>timeout</sub>) between two 8-bit commands for the 16-bit command to be considered valid. A 16-bit read command consists of an 8-bit read command of the intended address and an 8-bit dummy command. The SPI can also operate in burst mode, whereby consecutive 8-bit read commands result in a consecutive 8-bit data being returned to the master.

| <b>MODE</b> | R/W <sub>n</sub> | STAT. | A[5] | A[4] | A[3] | A[2] | A[1] | A[0] |
|-------------|------------------|-------|------|------|------|------|------|------|
| Unused      |                  |       | A[5] | A[4] | A[3] | A[2] | A[1] | A[0] |
| Read        |                  |       | A[5] | A[4] | A[3] | A[2] | A[1] | A[0] |
| Write       |                  |       | A[5] | A[4] | A[3] | A[2] | A[1] | A[0] |
| Dummy       |                  |       |      |      |      |      |      |      |

**Table 5-13. SPI Instruction Encoding**





**Figure 5-15. One Chip-Select Frame**

The SO pin contains the register data in response to the previous eight bit frame. Data out is always delayed by one SPI transfer (for example, response to the command N is shifted out at the same time command N+1 is shifted in). Valid data is shifted out from the SO pin on the rising edge of SCLK. The response to the SPI frame depends on which type of transaction mode is requested by the Master (read, write, or dummy).

If the SPI transaction is valid, the Slave determines what type of operation is being requested. If a Read transaction is requested, the Slave responds with the Read byte during the next SPI transaction. [Figure](#page-39-0) 5- [16](#page-39-0) shows the SPI Read operation.



**Figure 5-16. One Chip-Select Frame**

<span id="page-39-0"></span>A Write operation places the data byte into the address specified in the previous chip select frame.



**Figure 5-17. One Chip-Select Frame**

## **5.5.1.1 Summary and Description Of Control and Reporting Registers**

The TPIC7218-Q1 device contains 30 registers that contain both fault reporting and control bits. Refer to the following tables for register map and functional description of each bit.



## **5.6 Register Maps**

## *5.6.1 SPI Registers*

<span id="page-40-0"></span>

#### **Table 5-14. SPI Registers Map**

# **Table 5-15. Description Of Control and Reporting Bits**



Texas **ISTRUMENTS** 



#### **Table 5-15. Description Of Control and Reporting Bits (continued)**

Copyright © 2010–2015, Texas Instruments Incorporated *Detailed Description* 43







**EXAS STRUMENTS** 



#### **Table 5-15. Description Of Control and Reporting Bits (continued)**

Copyright © 2010–2015, Texas Instruments Incorporated *Detailed Description* 45



## **Table 5-15. Description Of Control and Reporting Bits (continued)**





## <span id="page-46-0"></span>**6 Application and Implementation**

#### **NOTE**

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

#### <span id="page-46-1"></span>**6.1 Application Information**

The TPIC7218-Q1 device, as typically used in anti-lock braking systems, requires very few external components; thus, the design is quite simple.

#### <span id="page-46-2"></span>**6.2 Typical Application**

A simplified application diagram of the TPIC7218-Q1 device [Figure](#page-46-3) 6-1 shows a simplified application diagram.



**Figure 6-1. Simplified Application Diagram**

#### <span id="page-46-3"></span>*6.2.1 Design Requirements*

The design of the components needed for the wheel speed sensor interface (VREF voltage and  $R_{\text{LOAD}}$ ) is described in [Section](#page-28-1) 5.3.9. The only other major design requirement is in choice of the resistors connected to pins controlling the pump relay (PR) and main relay (MR) FETs as shown in [Figure](#page-47-0) 6-2. The choice of these resistors is described in [Section](#page-47-1) 6.2.2.

Copyright © 2010–2015, Texas Instruments Incorporated *Application and Implementation* 47



**Figure 6-2. xPR and xMR Resistors in Application Diagram**

## <span id="page-47-1"></span><span id="page-47-0"></span>*6.2.2 Detailed Design Procedure*

The resistor  $R_{\text{DMR}}$  is to be chosen based on the overcurrent detection value needed for the system relay and pump relay as explained in [Section](#page-24-3) 5.3.8. R<sub>SMR</sub> resistor value to be chosen to limit the current into the pin in a reverse battery situation - typically in the 1- to 2-kΩ range. See [Section](#page-47-2) 6.2.2.1 for description of the GMR and GPR resistor design procedure.

#### <span id="page-47-2"></span>**6.2.2.1 Gatedrive circuit Motor FET**

When the pump relay driver at the GPR pin is enabled, it is charged in three different ways. The internal pre-GPR node is shorted to the VBAT supply to give it battery voltage. There are also two current sources that are then enabled at the same time,  $I_{DC\_GPR}$  and  $I_{TRAN_GPR}$  as shown in [Figure](#page-48-0) 6-3. The  $I_{DC_GPR}$  current is on any time the pump relay is turned ON. The  $I_{TRAN\_GPR}$  current source is only enabled for a time  $t_{STGPR}$ after the GPR is turned on. The final voltage will not exceed CHP. The maximum charging time can be obtained from the electrical characteristics table. The turnon time is set by the charging currents with the gate resistor not affecting it significantly. A typical turnon timing characteristic is shown in [Figure](#page-48-1) 6-4, in this case with the IPB 80N06S3L-06 chosen as the pump relay FET.

When the pump relay driver is set to the off state all of the charging paths are disabled and the GPR pin is shorted to GND. The external gate resistance is the primary determinant of the turnoff time. The gate resistor should be sized based on the gate characteristics of the chosen FET and the desired turnoff time. A typical turnoff characteristic with a 10-kΩ resistor is shown in [Figure](#page-48-1) 6-5.



**Figure 6-3. Pump Relay Gatedriver Circuit**

#### <span id="page-48-0"></span>**6.2.2.2 Gatedrive circuit Master Relay FET**

The circuit used for the gate drive for the master relay FET is similar to the pump motor FET gatedrive with changes in the drive strength as reflected in the turnon times from the electrical characteristics table. The gate resistor for the master relay FET should be chosen using the same procedure as for the pump motor relay driver.

<span id="page-48-1"></span>

#### *6.2.3 Application Curves*

**STRUMENTS** 

## <span id="page-49-0"></span>**7 Power Supply Recommendations**

The TPIC7218-Q1 device requires three power supply input pins – (1) VBAT connected to the automotive battery, (2) VDD connected to a 5-V regulated output from the battery and (3) VIO which can be optionally connected to VDD or a 3.3-V regulated output. TI recommends that all power supply pins have decoupling capacitors. Use good circuit board layout techniques to ensure each capacitor provides instantaneous peak current to the TPIC7218-Q1 device. Care must be taken to avoid parasitic impedances which can degrade decoupling performance. Poorly decoupled power pins are likely to cause unsatisfactory EMC performance. TI recommends the following capacitor values:

- VBAT: recommended, 0.1 µF, X7R, 10%
- VDD: recommended, 0.1 µF, X7R, 10%
- VCC3: required, 100 pF, X7R, 10%

## <span id="page-49-1"></span>**8 Layout**

#### **8.1 Layout Guidelines**

#### <span id="page-49-2"></span>*8.1.1 Local Grounding Configuration*

Route the ground pins 6, 24, 29, 30, 31, 32, 37, 63, 64, 69, 70, 71, 72 and 77 directly inward to pad. Maximize plane area under the TPIC7218-Q1 device to be consistent with PCB design rules. Ensure proper relief features for soldering thermal pad to plated through holes.

Add additional plated through holes as shown in the sketch to minimize loop area for ground return currents. See [Figure](#page-51-1) 8-1 for more information.

#### *8.1.2 Board Level Grounding Configuration, TPIC7218-Q1 to System Connector*

Ideally the inner PCB layer under the TPIC7218-Q1 device should be dedicated as plane ground, with direct connection to wiring connector pin to vehicle ground. The layer should cover entire PCB area, with only clearance holes for vias and so forth. No breaks or divisions. See [Figure](#page-51-2) 8-2 for more information.

## *8.1.3 VCC3 Bypass Capacitor*

Place 0402 package bypass capacitor for VCC3 node to ground as close as possible to the TPIC7218-Q1 device, absolute minimum loop width and trace length. Do not connect ground side of capacitor to any plane; tie it directly with top layer trace to pin 6 as shown in [Figure](#page-52-0) 8-3. Close placement, minimum loop area is a priority.

## *8.1.4 VDD Bypass Capacitor*

VDD bypass capacitor needs to be close to the TPIC7218-Q1 device, but not as critical as VCC3 cap. The orientation and location shown in [Figure](#page-53-0) 8-4 is just an example. Connection between capacitor and ground node to be made through a through to the inner ground plane layer.

#### *8.1.5 VBAT and CHP Capacitors*

Three capacitors are used for bypassing the VBAT node. Prioritize placing an 0402 as close as possible to pin 59. The other two need to be close but not as critical. Ground capacitors. Capacitor ground needs to be connected to inner plane. The 0805 package is suitable for the other two capacitors.

Two capacitors are used between pin 59 and 60, and as with VBAT node, the 0402 capacitor needs to be as close as possible to the TPIC7218-Q1 device. The 0805 package is suitable for the other capacitor. See [Figure](#page-54-0) 8-5 for more information.



#### *8.1.6 Multiple Plane Layer Assignments*

Place components associated with VCC3 (pin 3), VDD (pin 9), VBAT (pin 59), CHP (pin 60), DMR (pin 55), SMR (pin 56), GMR (pin 57), GPR (pin 58), SPR (pin 61) and DPR (pin 62) on top layer. Assign first PCB layer under the top layer as an overall ground plane.

Placing components on top-side of board and assigning first inner layer as ground plane minimizes the path length and loop area for EMC bypassing. See [Figure](#page-54-1) 8-6 for more information.

#### *8.1.7 Duplicate Pad Under TPIC7218-Q1 on All Non-Ground Plane Inner Layers*

Duplicate the top layer pad underneath the TPIC7218-Q1 device on all of the inner layers. For the first inner ground plane layer, entire plane is ground except for clearances around holes and unconnected vias. Bottom layer copper pad directly under the TPIC7218-Q1 device is sized and has relief features as required for the thermal slug. See [Figure](#page-54-1) 8-6 for more information.

#### *8.1.8 Flooding*

Flooding places copper on all available area, subject to the clearance rules for the manufacture of the PCB. Flooded areas should be connected by vias to the inner ground plane layer. Small, insignificant flooded zones may be left unconnected or deleted from the design.

The additional copper connected to ground augments the effectiveness of the inner ground plane layer by providing parallel paths, and also improves heat sink performance by increasing the thermal mass of the PCB. See [Figure](#page-55-4) 8-7 for more information.

## <span id="page-51-0"></span>**8.2 Layout Example**



<span id="page-51-1"></span>**Figure 8-1. Local Grounding Configuration Layout Example**



<span id="page-51-2"></span>**Figure 8-2. Board Level Grounding Configuration, TPIC7218-Q1 to System Connector Layout Example**



<span id="page-52-0"></span>**Figure 8-3. VCC3 Bypass Capacitor Layout Example**

**EXAS NSTRUMENTS** 





<span id="page-53-0"></span>**Figure 8-4. VDD Bypass Capacitor Layout Example**

**[TPIC7218-Q1](http://www.ti.com/product/tpic7218-q1?qgpn=tpic7218-q1)**

Pin 60,CHP





<span id="page-54-0"></span>

<span id="page-54-1"></span>**Figure 8-6. Multiple Plane Layer Assignments Layout Example**



**Figure 8-7. Thermal Slug Layout Example**

## <span id="page-55-4"></span><span id="page-55-0"></span>**9 Device and Documentation Support**

## **9.1 Documentation Support**

## <span id="page-55-1"></span>*9.1.1 Related Documentation*

For related documentation see the following: *TPIC7218-Q1 Thermal Design Considerations and Solution*, [SLDA013](http://www.ti.com/lit/pdf/SLDA013)

## <span id="page-55-2"></span>**9.2 Community Resources**

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's [Terms](http://www.ti.com/corp/docs/legal/termsofuse.shtml) of Use.

**TI E2E™ Online [Community](http://e2e.ti.com)** *TI's Engineer-to-Engineer (E2E) Community.* Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design [Support](http://support.ti.com/)** *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support.

## <span id="page-55-3"></span>**9.3 Trademarks**

PowerPAD, E2E are trademarks of Texas Instruments. All other trademarks are the property of their respective owners.



#### <span id="page-56-0"></span>**9.4 Electrostatic Discharge Caution**



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

#### <span id="page-56-1"></span>**9.5 Glossary**

#### [SLYZ022](http://www.ti.com/lit/pdf/SLYZ022) — *TI Glossary*.

This glossary lists and explains terms, acronyms, and definitions.

## <span id="page-56-2"></span>**10 Mechanical, Packaging, and Orderable Information**

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.



www.ti.com 6-Feb-2020

# **PACKAGING INFORMATION**



**(1)** The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

**LIFEBUY:** TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

**NRND:** Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures. "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the  $\leq 1000$ ppm threshold requirement.

**(3)** MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

**(4)** There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

**(5)** Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead/Ball Finish - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# **PACKAGE MATERIALS INFORMATION**

Texas<br>Instruments

## **TAPE AND REEL INFORMATION**





## **QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE**







TEXAS<br>INSTRUMENTS

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 14-Feb-2019



\*All dimensions are nominal



PFP (S-PQFP-G80)

PowerPAD<sup>™</sup> PLASTIC QUAD FLATPACK



NOTES: А. All linear dimensions are in millimeters.

This drawing is subject to change without notice. Β.

Body dimensions do not include mold flash or protrusion  $\mathsf{C}.$ 

- D. This package is designed to be soldered to a thermal pad on the board. Refer to Technical Brief, PowerPad Thermally Enhanced Package, Texas Instruments Literature No. SLMA002 for information regarding recommended board layout. This document is available at www.ti.com <http://www.ti.com>.
- E. See the additional figure in the Product Data Sheet for details regarding the exposed thermal pad features and dimensions.

F. Falls within JEDEC MS-026

PowerPAD is a trademark of Texas Instruments.



# THERMAL PAD MECHANICAL DATA

# PFP (S-PQFP-G80)

# PowerPAD<sup>™</sup> PLASTIC QUAD FLATPACK

#### THERMAL INFORMATION

This PowerPAD<sup>™</sup> package incorporates an exposed thermal pad that is designed to be attached to a printed circuit board (PCB). The thermal pad must be soldered directly to the PCB. After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC).

For additional information on the PowerPAD package and how to take advantage of its heat dissipating abilities, refer to Technical Brief, PowerPAD Thermally Enhanced Package, Texas Instruments Literature No. SLMA002 and Application Brief, PowerPAD Made Easy, Texas Instruments Literature No. SLMA004. Both documents are available at www.ti.com.

The exposed thermal pad dimensions for this package are shown in the following illustration.



NOTE: A. All linear dimensions are in millimeters

PowerPAD is a trademark of Texas Instruments





NOTES:

PowerPAD is a trademark of Texas Instruments.

- А. All linear dimensions are in millimeters. This drawing is subject to change without notice. **B.**
- Customers should place a note on the circuit board fabrication drawing not to alter the center solder mask defined pad. C.
- D. This package is designed to be soldered to a thermal pad on the board. Refer to Technical Brief, PowerPad Thermally Enhanced Package, Texas Instruments Literature No. SLMA002, SLMA004, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com <http://www.ti.com>. Publication IPC-SM-7351 is recommended for alternate designs.
- E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Example stencil design based on a 50% volumetric metal load solder paste. Refer to IPC-7525 for other stencil recommendations.
- F. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



#### **IMPORTANT NOTICE AND DISCLAIMER**

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale ([www.ti.com/legal/termsofsale.html\)](http://www.ti.com/legal/termsofsale.html) or other applicable terms available either on [ti.com](http://www.ti.com) or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

> Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2020, Texas Instruments Incorporated