

**LED Drivers with Active Power Factor Correction and Phase Dimming Decoder**

#### **Check for Samples: [LM3450](http://www.ti.com/product/lm3450#samples)**

- 
- 
- 
- 
- 
- **• Programmable Dimming Range**
- 
- 
- 
- 
- 
- 

- 
- 
- 
- 

## **<sup>1</sup>FEATURES DESCRIPTION**

The LM3450/50A is a power factor controller (PFC) **<sup>2</sup>• Critical Conduction Mode PFC** with separate phase dimming decoder. The PFC **• Over-Voltage Protection** regulates the output voltage while maintaining  $excellent power factor.$  The phase dimming decoder **• 70:1 PWM Decoded From Phase Dimmer** interprets the phase angle and remaps it to a 500Hz PWM output. This device is ideal for implementing a **• Analog Dimming** dimmable off-line LED driver for 10-100W loads.

The phase dimming decoder has several unique **• Digital Angle and Dimmer Detection** features. The input-output mapping is programmable for design flexibility, while a dynamic filter and **• Smooth Dimming Transitions** *i* **i CONS** *variable* sampling rate provide smooth uniform dimming. A dynamic hold circuit ensures that the **Franch Low Power Operation**<br> **• Start-Up Pre-Regulator Bias**<br> **• Pre-Regulator Bias**  $minimizing extra power loss.$ 

**Precision Voltage Reference** The LM3450A is identical to the LM3450 with the exception of one circuit operation. The dynamic hold **APPLICATIONS** current is sampled in the LM3450 while it **• Dimmable Downlights, Troffers, and Lowbays** continuously operates in the LM3450A. This difference between the two devices defines the **Form Factor Bulbs**<br> **• Large Form Factor Bulbs**<br> **• indoor and Outdoor Area SSL**<br> **• example applications** for each. The following is a **• Indoor and Outdoor Area SSL** general guideline for choosing the correct device:

- **Power Supply PFC** Any 120V designs with P<sub>OUT</sub> > 15W LM3450A
	- Any 230V designs with  $P_{OUT} > 25W LM3450A$
	- 120V 2-Stage designs with  $P_{\text{OUT}}$  < 15W LM3450
	- 230V 2-Stage designs with  $P_{OUT}$  < 25W LM3450

## **Typical Application**



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Æ Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. All trademarks are the property of their respective owners.



### **Connection Diagram**



**Figure 1. 16-Lead TSSOP Package Number PW**

#### **PIN DESCRIPTIONS**



#### **[www.ti.com](http://www.ti.com)** SNVS681D –NOVEMBER 2010–REVISED MAY 2013



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

### **ABSOLUTE MAXIMUM RATINGS (1)(2)**



<span id="page-2-0"></span>(1) Absolute Maximum Ratings indicate limits beyond which damage to the component may occur. Operating Ratings are conditions under which operation of the device is specified and do not imply ensured performance limits. For specified performance limits and associated test conditions, see the Electrical Characteristics table. All voltages are with respect to the potential at the GND pin, unless otherwise specified.

(2) If Military/Aerospace specified devices are required, please contact the Texas Instruments Sales Office/Distributors for availability and specifications.

(3) Refer to <http://www.ti.com/packaging> for more detailed information and mounting techniques.

(4) Human Body Model, applicable std. JESD22-A114-C. Machine Model, applicable std. JESD22-A115-A. Field Induced Charge Device Model, applicable std. JESD22-C101-C.

### **OPERATING CONDITIONS (1)**



(1) Absolute Maximum Ratings indicate limits beyond which damage to the component may occur. Operating Ratings are conditions under which operation of the device is specified and do not imply ensured performance limits. For specified performance limits and associated test conditions, see the Electrical Characteristics table. All voltages are with respect to the potential at the GND pin, unless otherwise specified.



## **ELECTRICAL CHARACTERISTICS(1)**

Unless otherwise specified V<sub>CC</sub> = 14V. Specifications in standard type face are for T<sub>J</sub> = 25°C and those with **boldface type** apply over the full **Operating Temperature Range** ( T<sup>J</sup> = −40°C to +125°C). Typical values represent the most likely parametric norm at  $T_A = T_A = +25^{\circ}$ C, and are provided for reference purposes only.



(1) Absolute Maximum Ratings indicate limits beyond which damage to the component may occur. Operating Ratings are conditions under which operation of the device is specified and do not imply ensured performance limits. For specified performance limits and associated test conditions, see the Electrical Characteristics table. All voltages are with respect to the potential at the GND pin, unless otherwise specified.

(2) All limits specified at room temperature (standard typeface) and at temperature extremes (bold typeface). All room temperature limits are 100% production tested. All limits at temperature extremes are specified via correlation using standard Statistical Quality Control (SQC) methods. All limits are used to calculate Average Outgoing Quality Level (AOQL).

(3) Typical numbers are at 25°C and represent the most likely norm.



**[LM3450](http://www.ti.com/product/lm3450?qgpn=lm3450)**

**[www.ti.com](http://www.ti.com)** SNVS681D –NOVEMBER 2010–REVISED MAY 2013

## **ELECTRICAL CHARACTERISTICS[\(1\)](#page-2-0) (continued)**

Unless otherwise specified  $V_{CC}$  = 14V. Specifications in standard type face are for  $T_J$  = 25°C and those with **boldface type** apply over the full **Operating Temperature Range** ( T<sup>J</sup> = −40°C to +125°C). Typical values represent the most likely parametric norm at  $T_A = T_J = +25^{\circ}\text{C}$ , and are provided for reference purposes only.



(4) These electrical parameters are specified by design, and are not verified by test.

(5) Junction-to-ambient thermal resistance is highly board-layout dependent. In applications where high maximum power dissipation exists, namely driving a large MOSFET at high switching frequency from a high input voltage, special care must be paid to thermal dissipation issues during board design. In high-power dissipation applications, the maximum ambient temperature may have to be derated. Maximum ambient temperature (T<sub>A-MAX</sub>) is dependent on the maximum operating junction temperature (T<sub>J-MAX-O</sub>p = 125°C for Q1, or 150°C for Q0), the maximum power dissipation of the device in the application ( $P_{D\text{-MAX}}$ ), and the junction-to ambient thermal resistance of the package in the application  $(\theta_{JA})$ , as given by the following equation:  $T_{A-MAX} = T_{J-MAX-OP} - (\theta_{JA} \times P_{D-MAX})$ .

**EXAS STRUMENTS** 

#### SNVS681D –NOVEMBER 2010–REVISED MAY 2013 **[www.ti.com](http://www.ti.com)**

## **TYPICAL PERFORMANCE CHARACTERISTICS**

 $T_A$ =+25°C and  $V_{CC}$  = 14V unless otherwise specified















Multiplier Gain vs. Junction Temperature<br>  $V_{AC} = 3V$ ;  $V_{CMP} = V_{THM} + 1.5V$ <br>
0.510



**Transconductance BIAS Voltage vs. Junction Temperature VFB = 2.5V; ΔVFB = 50mV High @ VCC < VCCFALL; Low @ VCC > VCCRISE**





**[www.ti.com](http://www.ti.com)** SNVS681D –NOVEMBER 2010–REVISED MAY 2013

## **TYPICAL PERFORMANCE CHARACTERISTICS (continued)**















**VREF Reference vs. Junction Temperature FB Reference vs. Junction Temperature**



**I**<sub>SEN</sub> Reference vs. Junction Temperature **V**<sub>AC</sub> Detection Threshold vs. Junction Temperature



**EXAS STRUMENTS** 

SNVS681D –NOVEMBER 2010–REVISED MAY 2013 **[www.ti.com](http://www.ti.com)**



**Decoder Mapping from VAC to DIM**





**[www.ti.com](http://www.ti.com)** SNVS681D –NOVEMBER 2010–REVISED MAY 2013

### **BLOCK DIAGRAM**







**Figure 17. Typical Flyback Application**

## **THEORY OF OPERATION**

<span id="page-9-0"></span>The LM3450/50A is a single device with both power factor control (PFC) and phase dimming decoder functions. This device is designed to control isolated flyback converters and provide active power factor correction. In addition to being a PFC, the LM3450/50A can interpret a phase dimming (frequently called triac dimming) input and provide a corresponding PWM output to properly dim an LED load. This combination of features provides an excellent method to convert a standard AC mains input to a dimmable LED output of 10-100W. It should be noted that the LM3450/50A can control a boost converter in a similar manner. However, this datasheet will focus mostly on the flyback topology due to the high demand for isolated LED driver applications. Discussion of the LM3450/50A functionality will refer to [Figure](#page-9-0) 17 component designators.

The PFC control operates in critical conduction mode (CRM) using zero crossing detection (ZCD) to terminate the off-time. The PFC portion of this device includes an error amplifier, multiplier, current sense circuit, zero crossing detector, and gate driver. The internal error amplifier is used for feedback of the output voltage in nonisolated designs. However, it can be disabled for isolated designs where the error amplifier needs to be on the secondary side.

The phase dimmer decoder detects the dimming angle of the rectified AC line, decodes, filters and remaps it to a 500Hz PWM output. The PWM output can then be sent directly, or through optical isolation, to the dimming input of a second stage LED driver. To ensure the decoder properly interprets the dimming angle, dynamic hold is provided which prevents the phase dimmer from misfiring. The input current is sensed and when the current drops below a preset minimum, the system adds more current.

Both the dynamic hold and the decoder are sampled synchronously in the LM3450 to reduce the overall efficiency drop due to the additional hold current. When a decoding sample period occurs, the dynamic hold is activated to ensure a proper angle is decoded. Because of this sampling method, non-sampled cycles will potentially cause the phase dimmer to misfire but should not affect the output LED current regulation.



(1)

(2)

For higher power applications, where the dynamic hold provides much less current on average, the LM3450A can be used. The LM3450A has continuous dynamic hold which prevents the dimmer from ever misfiring. This is extremely helpful when designing for single stage solutions, where there is no second stage to provide good line rejection. The continuous dynamic hold is also helpful for the higher power two stage applications where the input capacitance is larger.

One last feature of the phase decoder is a dynamic filter that, combined with the variable sampling rate, provides fast, smooth dimming transitions.



**Figure 18. PFC System Architecture**

### <span id="page-10-0"></span>**PFC BACKGROUND**

Power factor (PF) is a number between 0 and 1 that indicates how well energy is transmitted from input to output of a system. It can be described by average power ( $P_{AVG}$ ), RMS voltage ( $V_{RMS}$ ), and RMS current ( $I_{RMS}$ ):

$$
PF = \frac{P_{AVG}}{V_{RMS} \times I_{RMS}}
$$

Or by distortion factor ( $K_{DIST}$ ) and displacement factor ( $K_{DISP}$ ):

$$
PF = K_{DIST} \times K_{DISP}
$$

With a purely resistive system, PF = 1. The addition of reactive elements necessary in any converter, such as EMI filters and energy storage, will induce some amount of displacement (phase shift between the input voltage and input current). The addition of switching devices will also create distortion (energy present in the harmonics relative to the switching frequencies). These non-idealities decrease the PF towards zero.

Active power factor correction attempts to make the input impedance look as resistive as possible to the power source. Since the output of the converter is usually a regulated voltage or current, there is a need for large energy storage elements to remove the twice line frequency (100Hz or 120Hz) ripple. A power factor control architecture, as shown in [Figure](#page-10-0) 18, has very little capacitance at the input. Instead, the twice line frequency content is removed with large energy storage capacitance at the output.

Using this control architecture, the converter is able to provide two important functions at the same time:

- Shape the input current
- Regulate the output voltage

The PFC control approach requires two separate control loops to achieve both functions: a fast loop which shapes the input current, and a slow loop that regulates the output voltage.

The fast control loop shapes the input current to have the same sinusoidal shape as the AC input voltage. Assuming both are perfect sinusoids with zero distortion or phase shift, the power factor will be perfect (unity). Unfortunately, distortion is always present in switching converters. An input filter, which is required to comply with EMI standards, helps to attenuate the switching content, thereby reducing distortion. However, the added filter capacitance will increase the phase shift at the same time. Though perfect PF is not achievable within real applications, extremely high PF (>.99) is possible using most active PFCs.

Copyright © 2010–2013, Texas Instruments Incorporated Submit [Documentation](http://www.go-dsp.com/forms/techdoc/doc_feedback.htm?litnum=SNVS681D&partnum=LM3450) Feedback 11



The output voltage has to be regulated slowly to ensure the converter ignores the twice line frequency ripple present on the output. Therefore, the voltage loop containing the error amplifier should have a bandwidth at least an order of magnitude slower (<20Hz is common). Sometimes the bandwidth is increased to improve transient response, which is the case with off-line dimmable LED drivers. Though PF decreases with the increase in bandwidth, high PF (>.95) is still possible.



**Figure 19. Basic CRM Inductor Current Waveform**

### <span id="page-11-0"></span>**CRM BACKGROUND**

During critical conduction mode (CRM), a converter operates at the boundary of continuous conduction mode (CCM) and discontinuous conduction mode (DCM). This is usually implemented as follows. The main switching MosFET ( $Q_{SW}$ ) is turned on and the inductor current rises to a peak threshold.  $Q_{SW}$  is then turned off and the current falls until it reaches zero. At this point,  $Q_{SW}$  is turned on and the cycle repeats. Near zero voltage switching, enabled by the inductor current return to zero, gives CRM topologies an efficiency improvement compared to CCM topologies. [Figure](#page-11-0) 19 shows the resulting inductor current waveform, where the average inductor current (I<sub>L</sub>) is half of the peak current (I<sub>L-MAX</sub>).

In a CRM flyback PFC application, the rectified AC input is fed forward to the control loop, creating a sinusoidal primary peak current envelope ( $I_{P-pk}$ ) as shown in [Figure](#page-12-0) 20. The secondary peak current envelope ( $I_{S-pk}$ ) will simply be a scaled version of the primary according to the turns ratio of the transformer. Assuming good attenuation of the switching ripple via the EMI filter, the average input current  $(I_{N})$ , represented by the red line in [Figure](#page-12-0) 20, can also be approximated as a sinusoid proportional to the duty cycle  $(D(t))$ :

$$
I_{in}(t) = \frac{I_{P-PK} \times D(t)}{2}
$$
 (3)

Since CRM operation is hysteretic and the input voltage is fed-forward, the input current shaping loop is as fast as possible. Only the output voltage needs to be regulated with a narrow bandwidth error amplifier, which greatly simplifies the system dynamics.



**EXAS** 

**STRUMENTS** 



**Figure 20. CRM Flyback Current Waveforms**

<span id="page-12-0"></span>

<span id="page-12-1"></span>**Figure 21. PFC Control Circuit**

## **POWER FACTOR CONTROLLER**

The LM3450/50A uses CRM control to regulate the output voltage and provide power factor correction. In a nonisolated boost topology, an external voltage divider  $(R_{FB1}, R_{FB2})$  is used to sense the output voltage, as shown in [Figure](#page-12-1) 21. The divider is connected to the inverting input (FB) of the internal error amplifier. The LM3450/50A regulates the feedback voltage ( $V_{FB}$ ) to 2.5V in a closed loop fashion.

The FB pin has a shutdown mode to protect against a feedback short and an OVP mode which terminates switching when output over-voltage is sensed.

With the FB shutdown mode, it is necessary to have a preliminary biasing method for the output of the error amplifier (COMP). Otherwise, the converter would never start. COMP is pre-biased with a 415µA current until the voltage at COMP ( $V_{\text{CMD}}$ ) exceeds the minimum operational voltage ( $V_{\text{THM}}$ ).

For an isolated flyback topology, where the error amplifier is on the secondary, the LM3450/50A internal error amplifier can be bypassed using a single 5.11kΩ resistor (R<sub>FB1</sub>) from FB to GND. This engages an internal 5kΩ pull-up resistor at COMP. COMP can then be connected directly to the optical isolation as shown in [Figure](#page-12-1) 21.

COMP and the sensed rectified AC input voltage (V<sub>AC</sub>), provided via a resistor divider (R<sub>AC1</sub>, R<sub>AC2</sub>), are inputs to the multiplier. The current through the sense resistor  $(R_{CS})$  produces a voltage ( $V_{CS}$ ) that is compared to the multiplier output. When  $V_{CS}$  exceeds the multiplier output,  $Q_{SW}$  is turned off. The peak detect threshold and the current slope during an on-time are proportionally changing which yields a nearly constant on-time, shown in [Figure](#page-12-0) 20:

$$
t_{ON} = \frac{L \times I_{P-PK}}{V_{IN-PK}}
$$

(4)

**STRUMENTS** 

Once  $Q_{SW}$  is turned off, the LM3450/50A waits until the inductor (boost) or transformer (flyback) is demagnetized to turn  $\tilde{Q}_{SW}$  on again. Demagnetization, sensed at ZCD, occurs when the current through the magnetic component falls to zero. Since the output voltage is regulated, the slope of the current remains relatively constant and, coupled with the variable peak detect, creates a variable off-time.

The sinusoidal peak detection envelope creates an input current that is sinusoidal and in phase with the input voltage providing excellent PF. The PWM comparator 30mV input offset voltage ensures current is drawn at the zero-crossings of the AC line, reducing distortion and further improving PF.

## **CURRENT SENSE**

The LM3450/50A senses current through  $Q_{SW}$  via a sense resistor ( $R_{CS}$ ) between the source of  $Q_{SW}$  and GND. When  $V_{CS}$  exceeds the output of the multiplier ( $V_{MLT}$ ), Q<sub>SW</sub> is turned off.  $V_{MLT}$  is variable over the line cycle and is a function of the scaled rectified AC voltage ( $V_{AC}$ ), the COMP voltage referenced from its operational minimum ( $V_{\text{COMP}}V_{\text{THM}}$ ), the multiplier gain ( $K_M$ ) and the PWM comparator offset ( $V_{\text{OS}}$ ):

$$
V_{MLT} = K_M \times V_{AC} \times (V_{COMP} - V_{THM}) + V_{OS}
$$
\n
$$
\tag{5}
$$

The LM3450/50A has a leading edge blanking (LEB) circuit that pulls the current sense input to the PWM comparator low for 140µs at the beginning of each on-time. The LEB blanks the current spike and associated ringing due to the turn-on transient of  $Q_{SW}$ , limiting the minimum achievable duty cycle.

## **OVER CURRENT PROTECTION**

The LM3450/50A has a current limit threshold ( $V_{LIM}$  = 1.5V) at CS to protect the system from over-current conditions. If  $V_{CS}$  exceeds  $V_{LM}$ ,  $Q_{SW}$  is immediately turned off until ZCD triggers a new on-time.





**Figure 22. ZCD Waveforms for Flyback Design**

## <span id="page-14-0"></span>**ZERO CURRENT DETECTION**

ZCD is implemented with a 100kΩ resistor from the ZCD pin to a coupled winding on the transformer or inductor as shown in [Figure](#page-12-1) 21. This winding is also used to bootstrap  $V_{CC}$  after start-up. When  $Q_{SW}$  turns off, the voltage at the ZCD pin (V<sub>ZCD</sub>) increases as energy is transferred through the auxiliary winding. The circuit arms when  $\rm V_{ZCD}$  exceeds 1.5V. Then, when the energy is fully transferred,  $\rm V_{ZCD}$  decreases towards zero. When  $\rm V_{ZCD}$  falls below 1.3V, the transformer is assumed to be demagnetized, the circuit disarms, and  $Q_{SW}$  is turned back on as shown in [Figure](#page-14-0) 22. The ZCD pin voltage will remain low until  $Q_{SW}$  is turned off via peak detection and the cycle repeats.

## **SWITCHING FREQUENCY**

With a constant on-time and variable off-time, there is a variable switching frequency:

$$
f_{SW} = D(t) \times \left(\frac{V_{IN-PK}}{L \times I_{P-PK}}\right)
$$

(6)

[Figure](#page-12-0) 20 shows that the minimum switching frequency occurs at the peak of the rectified AC waveform, while the maximum switching frequency occurs at the valley.

### **ERROR AMPLIFIER**

The LM3450/50A internal error amplifier is used for non-isolated designs (boost) where the output voltage can be directly sensed, via a resistor divider, at the FB pin. The FB pin is the inverting input of the trans-conductance amplifier which is regulated to 2.5V. The COMP pin is the output of the amplifier and external compensation is placed from COMP to GND in the form of a single capacitor  $(C_{CMP})$  as shown in [Figure](#page-12-1) 21, a series resistor and capacitor, or both. The output of the amplifier sources or sinks current as necessary to force the inputs of the amplifier to be equal. The compensation method depends upon the transient performance desired and requires a loop gain analysis. This analysis can be somewhat complex and cumbersome. A detailed analysis can be found Application Notes AN-2098 (literature number [SNVA463\)](http://www.ti.com/lit/pdf/SNVA463) and/or AN-2150 (literature number [SNVA485\)](http://www.ti.com/lit/pdf/SNVA485).



If the COMP pin voltage ( $V_{\text{CMD}}$ ) falls below 1.4V at any time, the device enters burst mode where the GATE is off for 340 $\mu$ s then is turned on. If V<sub>CMP</sub> is still below 1.4V at the end of the on-time then another 340 $\mu$ s off-time occurs. However, if  $V_{\text{CMP}}$  has risen above 1.4V, the converter continues switching until it falls below the threshold again. This feature is necessary to prevent the output of the converter from rising arbitrarily high because the minimum on-time of the device prevents less energy transfer.

The LM3450/50A also implements both feedback short circuit protection and output over-voltage protection (OVP) functions at the FB pin. If  $V_{FB}$  exceeds 3V, then OVP is engaged and the part stops switching until  $V_{FB}$ falls below 3V. In the same manner, if  $V_{FB}$  falls below 168mV, then shutdown is engaged and switching stops until  $V_{FB}$  exceeds 188mV.

The flyback topology is frequently used to provide isolation from input to output. Since, the current transfer ratio (CTR) of standard optical isolation varies over temperature, proper regulation using primary error amplifiers is difficult. An error amplifier is usually placed in the secondary to regulate the output voltage accurately. To accommodate isolated designs, the LM3450/50A internal error amplifier can be bypassed by placing a 5.11kΩ resistor from FB to GND. This engages a 5kΩ pull-up resistor from COMP to an internal 5V rail.

### **SECONDARY ERROR AMPLIFIER**

For isolated designs, the error amplifier on the secondary should take the form of a proportional integral (PI) compensator. The amplifier is frequently implemented with an LMV431. The output voltage resistor divider ( $R_{FB1}$ ,  $R_{FB2}$ ) provides the sensed output voltage to the LMV431 inverting input. The PI compensation is achieved by connecting  $R_{SC}$  and  $C_{SC}$  in between the LMV431 input and output, shown in [Figure](#page-15-0) 23. In addition,  $C_{CMP}$  is placed from COMP to GND on the primary for higher frequency noise attenuation.

In addition to the basic error amplifier, a soft-start circuit can be implemented using a capacitor, two diodes and a Zener diode as shown in [Figure](#page-15-0) 23. This secondary softstart circuit has no restart mechanism, therefore a primary side softstart is recommended as described in the [SOFTSTART](#page-24-0) section of this document.



**Figure 23. Secondary Error Amplifier**

## <span id="page-15-0"></span>**PRECISION VOLTAGE REFERENCE**

The LM3450/50A provides a 3V voltage reference ( $V_{REF}$ ) for biasing the  $V_{ADJ}$  pin as well as any external circuitry.  $V_{REF}$  is regulated once  $V_{CC}$  exceeds 3V. There is a 2mA current limit for the reference. A 10nF ceramic bypass capacitor should be placed from  $V_{REF}$  to GND.



**[LM3450](http://www.ti.com/product/lm3450?qgpn=lm3450)**

#### **LOW POWER SHUTDOWN**

The LM3450/50A can be placed into a low power shutdown by grounding the V<sub>ADJ</sub> pin (any voltage below 75mV). During low power shutdown, the device will turn on the GATE for one cycle followed by a fixed off-time of 42µs and the cycle repeats. During shutdown, the DIM output will be high (zero light output) since the buffer rail at FLT1 will be at or near zero. This feature is designed to hold up the PFC output voltage while removing the load (turning the LEDs off).

#### **THERMAL SHUTDOWN**

Internal thermal shutdown circuitry is provided to protect the IC in the event that the maximum junction temperature is exceeded. The threshold for thermal shutdown is 160°C with a 20°C hysteresis. During thermal shutdown GATE is disabled.



<span id="page-16-0"></span>**Figure 24. Phase Dimming Waveforms**

## **PHASE DIMMER OPERATION**

A simplified schematic of a phase dimmer is shown in [Figure](#page-17-0) 25. An RC network consisting of R1, R2, and C1 delay the turn-on of the triac until the voltage on C1 reaches the trigger voltage of the diac. Increasing the resistance of the potentiometer (wiper moving downward) increases the turn-on delay which decreases the ontime or "conduction angle" of the triac (θ). This reduces the average power delivered to the load.



**Figure 25. Basic Forward Phase Dimmer**

<span id="page-17-0"></span>Phase dimmer voltage waveforms are shown in [Figure](#page-16-0) 24.

[Figure](#page-16-0) 24a shows the full sinusoid of the input voltage. Even when set to full brightness; few dimmers will provide 100% conduction angle.

[Figure](#page-16-0) 24b shows a waveform from a forward phase dimmer. The off-time can be referred to as the firing angle and is simply  $180^\circ - \theta$ .

[Figure](#page-16-0) 24c shows the waveform of a reverse phase dimmer (also called an electronic dimmer in the lighting industry). These typically or more expensive, microcontroller based dimmers that use switching devices other than triacs. Note that the conduction angle starts from the zero-crossing, and terminates some time later. This method of control reduces the noise spike at the transition.

Any form of phase dimming modulates the incoming AC waveform by chopping part of the sinusoid, reducing the average power to the load. These dimmers work very well with standard incandescent bulbs, but not with power converters. A converter attempts to regulate the load in with presence of any input, effectively ignoring the phase angle. To implement a dimmable converter, the angle must be sensed at the input, decoded and used to properly control the LED current regulator.





**Figure 26. Dimming Decoder Circuit**

## <span id="page-18-0"></span>**PHASE DIMMING DECODER**

The LM3450/50A uses the rectified AC line voltage to interpret the conduction angle. [Figure](#page-18-0) 26 shows the LM3450/50A decoder circuit with associated external circuitry. The rectified AC line voltage is scaled via a resistor divider ( $R_{AC1}$ ,  $R_{AC2}$ ) and connected to the  $V_{AC}$  pin.  $V_{AC}$  is compared to a 356mV reference to generate a twice line frequency PWM signal with corresponding duty cycle as shown in [Figure](#page-18-1) 27.



**Figure 27. Phase Angle Demodulation**

<span id="page-18-1"></span>For best results,  $R_{AC1}$  and  $R_{AC2}$  are suggested to be sized so that the  $V_{AC}$  voltage crosses the 356mV threshold when the rectified AC line is as follows:

- 120V systems: 25V to 45V
- 230V systems: 40V to 70V

The demodulated duty cycle is sampled and logarithmically remapped to a 300Hz PWM signal improving the resolution of low dimming levels to the human eye. A minimum duty cycle limits the maximum achievable contrast ratio to approximately 70:1. The remapped PWM signal is buffered and output at FLT1 with amplitude equal to  $V_{ADJ}$  as shown in [Figure](#page-19-0) 28.





**Figure 28. FLT1 to FLT2 Mapping**

<span id="page-19-0"></span>The FLT1 signal is routed through a 2 pole low pass filter  $(R_{F1}, C_{F1}, R_{F2}, C_{F2})$ , as shown in [Figure](#page-18-0) 26, to remove the twice line frequency ripple. The resulting analog signal at FLT2 is compared to a 500Hz Triangle wave to create the inverted PWM signal at the DIM pin as shown in [Figure](#page-19-1) 29:

VFLT2 V<sub>DIM</sub>

**Figure 29. FLT2 to DIM Mapping**

<span id="page-19-1"></span>This PWM signal at the DIM pin can be used as the dim input to a secondary LED driver. DIM is an open drain output designed for isolated solutions. Optical isolation is used to transmit signals across the isolation boundary. With most opto-isolators, the edge rate is dependent on the amount of drive current through the photodiode. The open-drain configuration allows the primary bias supply ( $V_{CC}$ ) to provide the current as shown in [Figure](#page-18-0) 26. The choice of resistor ( $R_{PB}$ ) between  $V_{CC}$  and the photodiode anode will set the drive current. This enables the user to trade-off PWM accuracy with system efficiency.

The open drain configuration also ensures that the secondary has a resistor from the phototransistor's emitter to secondary ground (not from collector to secondary bias). During system turn-off, this prevents an undesired LED blink because the secondary stage LED driver is forced off.

A variable sample rate and dynamic filter ensure fast, smooth dimming transitions (movement of the dimmer) while maintaining robust flicker-free behavior when the dimmer is static. The sample rate depends on past and present angle information. The dynamic filter is a dual mode filter. During standby mode, when a transition has not been made and the dimmer is static, a 500kΩ series resistor is connected between the buffered output and FLT1 as shown in [Figure](#page-18-0) 26.

The 500kΩ resistor is shorted when the LM3450/50A senses a large transition of the dimmer. This increases the filter speed while the dimmer is transitioning between levels to improve response time.

The FLT1 and FLT2 poles created by each RC pair ( $R_{F1}$  and  $C_{F1}$ ,  $R_{F2}$  and  $C_{F2}$ ) should be set as follows:

- $C_{F1}$  and  $C_{F2}$  can be 1µF ceramic capacitors for all designs.
- $R_{F1}$  and  $R_{F2}$  should be set between 15kΩ (~10Hz) and 75kΩ (~2Hz).

2 Hz poles provide a "smooth fade" while 10Hz poles create a "snappy" response.

These component values ensure that the static filter condition in standby mode has 1 pole approximately a decade lower than the nominal in order to provide good noise immunity to the system.





**Figure 30. Complete Decoder Mapping**

<span id="page-20-0"></span>Since the buffered decoder output has amplitude equal to  $V_{ADJ}$  and the resulting PWM signal is filtered into an analog voltage at FLT2, the  $V_{ADJ}$  pin can be used to change the mapping as shown in [Figure](#page-20-0) 30. The maximum LED current (DIM = 0) when  $\rm V_{ADJ}$  = 3V corresponds to decoded angles of 70% or greater. Some dimmers have a maximum angle greater than this. If  $V_{ADJ}$  is reduced to 2.5V, the maximum LED current will correspond to an angle of 80% and at  $V_{ADJ} = 2V$  the maximum will occur at a decoded angle of 95%.

The  $V_{ADJ}$  pin can also be used to implement a standard analog adjust function. If the demodulated phase angle at V<sub>AC</sub> is above 85%, then the fast filter is always enabled (500kΩ shorted) and the V<sub>ADJ</sub> pin can solely be used to scale the DIM pin duty cycle. When  $V_{ADJ}$  is pulled below 75mV the part enters low power shutdown so the maximum attainable contrast ratio using  $V_{ADJ}$  only is approximately 40:1.

Both FLT1 and FLT2 have pull-down MosFETs that are turned on when  $V_{CC}$  UVLO falling threshold is triggered. This provides a quick discharge path for the capacitors and eliminates the possibility of an undesired light level at the next startup.



<span id="page-20-1"></span>**Figure 31. Dynamic Hold Circuit**



## <span id="page-21-2"></span>**DYNAMIC HOLD**

A forward phase "triac" dimmer requires a minimum amount of current to be flowing through it during the entire conduction angle. This is referred to as hold current. If the minimum hold current requirement is not met, the triac will shut off (misfire). During normal operation, the converter will demand some amount of input current. However, at any point during the cycle, the input current can be low enough to cause a misfire.

During an LM3450/50A sampling period, the triac should not misfire or the decoded angle will be inaccurate as shown in [Figure](#page-21-0) 32. Since the triac is asymmetrical phase-to-phase, misfires can occur at different points in the waveform. After the triac misfires, the voltage returns to zero exponentially. This can create a large difference between decoded angles which can be observed as a "fluttering" of the light.



**Figure 32. Forward Phase Waveform**

<span id="page-21-0"></span>To ensure the triac does not misfire during a sampling period and the angle is correctly decoded, a dynamic hold function is enabled. The input current is sensed with a resistor  $(R_{SEN})$  from GND to  $I_{SEN}$  (the return of the full bridge rectifier). If the voltage across this resistor is less than 200mV, the device adds holding current via the HOLD circuitry to maintain 200mV across  $R_{\text{SEN}}$ .

The hold current is added by linearly adjusting the gate voltage of  $Q_{HLD}$  as shown in [Figure](#page-20-1) 31. As the gate voltage of  $Q_{HLD}$  is increased, the HOLD pin voltage decreases, forcing a voltage across the resistance ( $R_{HLD}$ ) from the source of  $Q_{PS}$  to HOLD. This extra current is drawn from the input through the triac, but is not processed by the converter. [Figure](#page-21-1) 33 shows a typical dynamic hold waveform of the LM3450 where interval 1 is a non-sampled conduction angle, 2 is the firing angle, and 3 is a sampled conduction angle. It should be noted that using the LM3450A will ensure every conduction angle looks like interval 3 in [Figure](#page-21-1) 33.



<span id="page-21-1"></span>**Figure 33. Dynamic Hold Waveform**



The dynamic hold function is also necessary for reverse phase dimmers, but for a different reason. Reverse phase dimmers do not use triacs, therefore they do not require a minimum "holding" current. Instead, they need what is commonly called bleeder current. When a reverse phase dimmer turns off, the AC voltage is at a high value. There is an RC time constant associated with discharging the total effective input capacitance (EMI capacitors, PFC capacitor, damper capacitance). The decoder does not record the angle until the voltage reaches the 356mV threshold. This can cause the decoded angle to be much larger than it actually is and dependent on the RC time constant as shown in [Figure](#page-22-0) 34.



**Figure 34. Reverse Phase Waveforms**

The dynamic hold will quickly bleed off the excess charge in an attempt to regulate the voltage across  $R_{SEN}$ . This will preserve the accuracy of the decoded phase angle.

<span id="page-22-0"></span>Figure 34.<br>
Figure 34.<br>
Figure 34.<br>
Figure 34.<br>
Figure 34.<br>
Figure 34.<br>
Figure 34.<br>
In quickly bleed off the excesture on angle (0), dynamic hold is<br>
gle (delay time), dynamic leads<br>
is continuously active and the call<br>
i During the conduction angle (θ), dynamic hold is enabled only during a sample period for the LM3450. However, during the firing angle (delay time), dynamic hold is always enabled with the LM3450. This will ensure the rectified line voltage does not begin to rise due to leakage currents through the phase dimmer. Again, with the LM3450A the dynamic hold is continuously active during all conduction and firing angles.

The minimum regulated input current can be calculated:

$$
I_{IN-MIN-REG} = \frac{200 \text{ mV}}{R_{SEN}}
$$
 (7)

The maximum possible additional holding current (which can occur when HOLD is still transitioning usually at the rising edge of the triac firing) can be approximated:

$$
I_{\text{HOLD-MAX}} = \frac{V_{\text{CC}}}{R_{\text{HLD}} + 30\Omega}
$$

It is recommended that the maximum hold current is set 10-15% higher than the minimum regulated input current.

A minimum of 0.1 $\mu$ F capacitance should be placed between  $I_{\rm SEN}$  and HOLD to limit the bandwidth of the dynamic hold circuit to well below the switching frequency. However, if too large a capacitor is used, the bandwidth will be too low to respond to line transients. A maximum of 0.47µF should ensure good performance.

Finally, a small Schottky diode should be placed from GND to  $I_{\text{SEN}}$  to absorb the large current spikes associated with the triac firing edge. This diode should have a forward voltage above 200mV at the worst-case operating temperature so that it won't interfere with dynamic hold regulation.

(8)



### **THERMAL PROTECTION**

With the LM3450A,  $Q_{PS}$  has to dissipate more power than with the LM3450. During worst case conditions such as open LED load, the converter will be demanding very little current regardless of the triac position. If the phase dimmer conduction angle is large and the load is not present,  $Q_{PS}$  has to dissipate many watts since the dynamic hold is attempting to regulate the current to ten's of mA. Using the LM3450, this is nominally not a problem since it is sampling the dynamic hold infrequently. However, the LM3450A is drawing the hold current every cycle which becomes a problem very quickly. It should be noted that If the input AC line is very noisy, the VAC input to the decoder could have enough variation in steady state to cause the decoder to think the dimmer is transitioning all of the time. This would increase the sampling rate dramatically, putting much more thermal strain on the passFET in LM3450 applications as well.

To mitigate these problems, a thermal protection circuit should be implemented on the LM3450A designs (and can be on the LM3450 designs as well) as shown in red in [Figure](#page-20-1) 31. The NTC thermistor should be placed on the opposite side of the PCB directly under the drain of  $\mathsf{Q}_{PS}$ . This will provide the best thermal coupling while maintaining the necessary high voltage spacing constraints. At startup the NTC is at a high resistance value, turning the PNP fully on which provides the dynamic hold path. As the NTC heats up the resistance decreases and the base voltage increases. Eventually, the PNP will transition into linear mode and the effective resistance from collector to emitter will increase. This will decrease the maximum holding current, thereby decreasing the thermal stress on  $Q_{PS}$ . Given enough headroom, the circuit should reach thermal equilibrium in a safe controlled manner.

Since this method of thermal protection linearly reduces the maximum hold current with increasing temperature, the foldback will not be perceptible to the consumer. Instead, the result of the foldback will simply be a reduction of contrast ratio, meaning the minimum achievable LED current will increase as the temperature increases beyond the foldback level.



**Figure 35. Primary Bias Circuitry**

## <span id="page-23-0"></span>**PRIMARY BIAS SUPPLY**

The LM3450/50A requires a supply voltage at  $V_{CC}$ , not to exceed 25V. The device has  $V_{CC}$  under-voltage lockout (UVLO) with rising and falling thresholds of 12.9V and 7.9V respectively. A 24V Zener diode should be placed from the  $V_{CC}$  pin to GND to protect the device from substantial spikes that could cause damage.



[Figure](#page-23-0) 35 shows how the LM3450/50A provides a quick way to generate the necessary primary bias supply at start-up. Since the AC line peak voltage is always higher than the rating of the controller, all designs require an N-channel MosFET (passFET). The passFET  $(Q_{PS})$  is connected with its drain attached to the rectified AC. The gate of  $\mathsf{Q}_{PS}$  is connected to the BIAS pin which has a stack of 2 Zener diodes internal to the device. These diodes are then biased from the rectified AC line through series resistance  $(R_{BS})$ . The source of  $Q_{PS}$  is held at a  $V_{GS}$  below the Zener voltage and current flows through  $Q_{PS}$  to charge up whatever capacitance is present. If the capacitance is large enough, the source voltage will remain relatively constant over the line cycle and this becomes the input bias supply at  $V_{CC}$ .

This bias circuit enables instant turn-on. However, once the circuit is operational it is desirable to bootstrap  $V_{CC}$ to an auxiliary winding of the inductor or transformer (also used for ZCD). The two bias paths are each connected to  $V_{CC}$  through a diode to ensure the higher of the two is providing  $V_{CC}$  current. This bootstrapping greatly improves efficiency when quick start-up is necessary.

To ensure that the auxiliary winding is powering  $V_{CC}$  at all times except start-up, the LM3450/50A has a dual BIAS mode. The BIAS voltage at startup is 20V through two Zener diodes. When the  $V_{CC}$  UVLO rising threshold is exceeded and the device turns on, the BIAS pin voltage is reduced to 14V (bottom 6V Zener is shorted). Once the V<sub>CC</sub> UVLO falling threshold is reached again, the BIAS pin will return to 20V to attempt to restart the device.

It should be noted that the large hysteresis of  $V_{CC}$  UVLO and the dual BIAS mode allow for a large variation of the auxiliary bias circuitry easing the design of the magnetics.

### <span id="page-24-0"></span>**SOFTSTART**

As in any off-line system, softstart is an important part of the design. Since the LM3450/50A are used with phase dimming applications, the typical startup problems are magnified since a phase dimmer is frequently turned on and off rapidly. This requires a softstart mechanism that quickly resets when the LM3450/50A turns off. Since the LM3450/50A has two distinct functional parts (PFC and phase decoder), ideally both should be softstarted simultaneously. This will ensure the most controlled start-up possible.

<span id="page-24-1"></span>The circuit in [Figure](#page-24-1) 36 provides this exact functionality. Both  $V_{ADJ}$  and COMP are diode or'ed into an RC charging circuit fed from  $V_{CC}$ . The reset mechanism is accomplished using an 18V Zener from BIAS, a current limiting resistor and an NPN transistor. The reset is activated when VCC uvlo falling is triggered and BIAS transitions to 20V. This discharges the RC to zero and as soon as  $V_{CC}$  uvlo rising is passed BIAS transitions to 14V again, releasing the clamp on the RC softstart circuit. The RC will charge up to the 3.9V Zener clamp (which is above the dynamic range of COMP and  $V_{ADJ}$  and become effectively out of the circuit until the next turn-off.



**Figure 36. Dual Softstart Circuit**



## **DESIGN INFORMATION**

### **HOW TO SELECT THE CORRECT DEVICE (LM3450 or LM3450A)**

What application(s) are suitable for the LM3450, and when is the LM3450A appropriate? The difference centers on the power dissipation in the passFET. The passFET stands off the high AC voltage from the LM3450/50A, and provides a path for the hold current. The passFET operates in the linear region and dissipates power equal to the product of the voltage across it and the current through it.

The LM3450 was designed to minimize the power dissipation in the passFET by applying holding current in a sampled form. The standby sampling rate (when the dimmer is not moving) is infrequent, allowing minimal impact on the thermal considerations of the passFET. Sampling of the dynamic hold is not desired for some applications although. An example where the sampled hold current may cause undesirable effects is the single stage flyback topology where the output of the flyback is directly connected to the LEDs. If the phase dimmer is allowed to misfire or create erratic differences in the input voltage and current waveforms, this behavior will appear as a "fluttering" of the LED light output at the sampling rate when the single stage topology is used. The light flutter is most observable at low input currents (dimming). A small perturbation in the input voltage due to phase dimmer misfire can create a visible difference in the output light. Using a secondary LED driver stage eliminates this problem.

Cost sensitive applications may drive the design to a single stage solution, and the LM3450A was developed to address this market. The LM3450A provides continuous dynamic hold current on every AC cycle preventing the phase dimmer from misfire, and the sampling frequency from appearing at the output. Another design consideration where continuous dynamic hold may be advantageous is the reduced stresses on input EMI R/C snubber networks.

The designer must pay close attention to the power loss of the passFET when using the LM3450A. Designers must consider worst case possibilities with any power conversion designs. Worst case operating conditions with the LM3450A are usually found with the largest triac holding current requirements. Many phase dimmers require 25mA-40mA of holding current, and frequently designers are choosing 50mA as their minimum holding current requirement. The passFET package for common LM3450/50A designs should be capable of dissipating between 1W and 1.5W. The pass-FET can always be increased in size and/or the hold current can be reduced. Power calculations for the dynamic hold circuit as well as effective thermal protection are both described in the [DYNAMIC](#page-21-2) HOLD section.

The LM3450 and LM3450A is best differentiated in terms of the appropriate applications for each device. The [Table](#page-25-0) 1 can be used as a general guide for when to use each part.

<span id="page-25-0"></span>

#### **Table 1. Device Selection Guide**



**[www.ti.com](http://www.ti.com)** SNVS681D –NOVEMBER 2010–REVISED MAY 2013

#### **Applications Information**

See AN-2098 (literature number [SNVA463](http://www.ti.com/lit/pdf/SNVA463)) and/or AN-2150 (literature number [SNVA485](http://www.ti.com/lit/pdf/SNVA485)) for detailed design and application information.





## **15W TWO STAGE DESIGN SPECIFICATIONS**

AC Input Voltage:  $120V_{AC}$  nominal (90V<sub>AC</sub> -  $135V_{AC}$ ) or  $230V_{AC}$  nominal (180V<sub>AC</sub> - 265V<sub>AC</sub>)

Regulated Flyback Output Voltage: 50V

Regulated LED Current: 350mA

LED Stack Voltage Maximum: 45V

**Table 2. Bill of Materials(1)**



(1) Components are used in both versions unless otherwise noted

<span id="page-28-0"></span>Copyright © 2010–2013, Texas Instruments Incorporated Copyright © 2010–2013, Texas Instruments Incorporated Copyright Cocumentation Feedback 29













### **SINGLE STAGE LED DRIVER – LM3450A FLYBACK**





**[www.ti.com](http://www.ti.com)** SNVS681D –NOVEMBER 2010–REVISED MAY 2013

#### **30W SINGLE STAGE DESIGN SPECIFICATIONS**

AC Input Voltage:  $120V_{AC}$  nominal (90V<sub>AC</sub> -  $135V_{AC}$ ) or  $230V_{AC}$  nominal (180V<sub>AC</sub> - 265V<sub>AC</sub>)

Flyback Output Voltage Maximum: 60V

Regulated LED Current: 700mA

## **Table 3. Bill of Materials(1)**



(1) Components are used in both versions unless otherwise noted





<span id="page-31-0"></span>

**[www.ti.com](http://www.ti.com)** SNVS681D –NOVEMBER 2010–REVISED MAY 2013





## **PACKAGING INFORMATION**



**(1)** The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

**LIFEBUY:** TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

**NRND:** Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

**(3)** MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

**(4)** There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

**(5)** Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead/Ball Finish - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and



www.ti.com 6-Feb-2020

continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



# **PACKAGE OUTLINE**

# **PW0016A TSSOP - 1.2 mm max height**

SMALL OUTLINE PACKAGE



NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MO-153.



# **EXAMPLE BOARD LAYOUT**

# **PW0016A TSSOP - 1.2 mm max height**

SMALL OUTLINE PACKAGE



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



# **EXAMPLE STENCIL DESIGN**

# **PW0016A TSSOP - 1.2 mm max height**

SMALL OUTLINE PACKAGE



NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



#### **IMPORTANT NOTICE AND DISCLAIMER**

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale ([www.ti.com/legal/termsofsale.html\)](http://www.ti.com/legal/termsofsale.html) or other applicable terms available either on [ti.com](http://www.ti.com) or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

> Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2020, Texas Instruments Incorporated