# International **ISR** Rectifier

 **IR3823 Voltage, Synchronous Buck Regulator 3A Highly Integrated Sup***IR***Buck® Single-Input** 

- Single input voltage range from 5V to 21V
- Wide Input voltage range from 1.0V to 21V with external  $V_{CC}$  bias voltage
- Output voltage from 0.6V to 0.86% of PVin
- Enhanced line/load regulation with feedforward
- Programmable switching frequency up to 1.5MHz
- Three user selectable soft-start time options
- Thermally compensated current limit with robust hiccup mode over current protection
- Synchronization to an external clock
- Precise reference voltage (0.6V+/-0.6%)
- Open-drain PGood indication
- Output over voltage protection
- Enable Input with Under-Voltage Lockout (UVLO)
- $\bullet$  V<sub>cc</sub> Under-Voltage Lockout (UVLO)
- Enhanced Pre-bias start-up
- Integrated MOSFET drivers and Bootstrap Diode
- Thermal shut-down
- -40°C to 125°C operating junction temperature
- 3.5mm x 3.5mm PQFN package
- Lead-free, Halogen-free and RoHS6 Compliant

### **FEATURES DESCRIPTION**

The IR3823 SupIRBuck<sup>®</sup> is a 3A easy-to-use, fully integrated and highly efficient synchronous Buck regulator intended for Point-Of-Load (POL) applications.

The IR3823 features programmable switching frequency from 300kHz to 1.5MHz, three selectable soft-start time options, and smooth synchronization to an external clock. The IR3823 uses voltage mode control employing a proprietary PWM modulator, allowing high control bandwidth and fast loop response with less output capacitors. The other important functions include thermally compensated over current protection, output over voltage protection and thermal shut-down, etc. The IR3823 is offered in a small 3.5mm x 3.5mm PQFN package with excellent thermal performance.

### **APPLICATIONS**

- Computing Applications
- Set Top Box Applications
- Storage Applications
- Data Center Applications
- Telecom Applications
- Distributed Point of Load Power Architectures

### **ORDERING INFORMATION**







## **IR3823**

### **BASIC APPLICATION**



 **Figure 1: IR3823 Basic Application Circuit Figure 2: IR3823 Efficiency** 



### **PINOUT DIAGRAM**



**Figure 3: 3.5mm x 3.5mm PQFN (Top View)**



### **BLOCK DIAGRAM**



**Figure 4: Simplified Block Diagram**



### **PIN DESCRIPTIONS**



### **ABSOLUTE MAXIMUM RATINGS**

Stresses beyond these listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications are not implied.



**Note 1:** Vcc must not exceed 7.5V for Junction Temperature between -10°C and -40°C

**Note 2:** Must not exceed 8V

**Note 3:** PGnd pin and Gnd pin are connected together.

Note 4:  $\theta_{jA}$  is for the test in still air with IRDC3823 evaluation board. The IRDC3823 uses a 4-layer 2.6" x 2.2" FR4 PCB board. Each layer uses 2 oz. copper.

### **ELECTRICAL SPECIFICATIONS**

#### **RECOMMENDED OPERATING CONDITIONS**



**Note 5:**  $V_{in}$  is connected to  $V_{cc}$  to bypass the internal LDO.

Note 6: V<sub>in</sub> is connected to PV<sub>in</sub>. For single-rail applications with PV<sub>in</sub>=V<sub>in</sub>= 4.5V-5.5V, please refer to the application information in the section of Internal LDO and the section of Over Current Protection.

**Note 7:** Maximum SW node voltage should not exceed 25V.

#### **ELECTRICAL CHARACTERISTICS**

Unless otherwise specified, these specifications apply over,  $5.5V < V_{in} = PV_{in} < 21V$ ,  $0°C < T_J < 125°C$ , SS\_Select=Float. Typical values are specified at  $T_a = 25^{\circ}$ C.





### **ELECTRICAL CHARACTERISTICS (CONTINUED)**

Unless otherwise specified, these specifications apply over,  $5.5V < V_{in} = PV_{in} < 21V$ ,  $0°C < T_{J} < 125°C$ , SS\_Select=Float. Typical values are specified at  $T_a = 25^{\circ}$ C.





### **ELECTRICAL CHARACTERISTICS (CONTINUED)**

Unless otherwise specified, these specifications apply over,  $5.5V < V_{in} = PV_{in} < 21V$ ,  $0°C < T_{J} < 125°C$ , SS\_Select=Float. Typical values are specified at  $T_a = 25^{\circ}$ C.





### **ELECTRICAL CHARACTERISTICS (CONTINUED)**

Unless otherwise specified, these specifications apply over,  $5.5V < V_{in} = PV_{in} < 21V$ ,  $0°C < T_{J} < 125°C$ , SS\_Select=Float. Typical values are specified at  $T_a = 25^{\circ}C$ .



**Note 8:** Guaranteed by design, but not tested in production.

**Note 9:** Cold temperature performance is guaranteed via correlation using statistical quality control. Not tested in production.

### **TYPICAL EFFICIENCY AND POWER LOSS CURVES**

 $PV_{in} = V_{in}$ =12V, V<sub>CC</sub>= Internal LDO,  $I_0$  = 0A-3A, Room Temperature, No Air Flow. Note that the efficiency and power loss curves include the losses of IR3823, the inductor losses and the losses of the input and output capacitors. The table below shows the inductors used for each of the output voltages in the efficiency measurement.











### **TYPICAL EFFICIENCY AND POWER LOSS CURVES**

 $PV_{in}$  = 12V, V<sub>in</sub>=V<sub>CC</sub>= External 5V, I<sub>O</sub> = 0A-3A, F<sub>S</sub> = 1000 kHz, Room Temperature, No Air Flow. Note that the efficiency and power loss curves include the losses of IR3823, the inductor losses and the losses of the input and output capacitors. The table below shows the inductors used for each of the output voltages in the efficiency measurement.





IR3823 PVin=12V, fsw=1MHz, External 5V Vcc

 $\mathbf 0$ 0

 $0.3\,$ 

 $0.6$ 

 $0.9$ 

 $1.2\,$ 1.5

**Load Current (A)** 

1.8

 $2.1$ 

 $2.4$ 

 $2.7$ 

3

### **TYPICAL EFFICIENCY AND POWER LOSS CURVES**

 $PV_{in} = V_{in} = V_{CC} = 5V$ ,  $I_0 = 0A-3A$ ,  $F_s = 1000$  kHz, Room Temperature, No Air Flow. Note that the efficiency and power loss curves include the losses of IR3823, the inductor losses and the losses of the input and output capacitors. The table below shows the inductors used for each of the output voltages in the efficiency measurement.





## **RDS(ON) OF MOSFETS OVER TEMPERATURE AT V<sub>CC</sub>=5.1V**





### **TYPICAL OPERATING CHARACTERISTICS (-40°C TO +125°C)**













### **TYPICAL OPERATING CHARACTERISTICS (-40°C TO +125°C)**











### **THEORY OF OPERATION DESCRIPTION**

The IR3823 SupIRBuck<sup>®</sup> is a 3A easy-to-use, fully integrated and highly efficient synchronous Buck regulator intended for Point-Of-Load (POL) applications. It includes two IR HEXFETs with low  $R_{DS(on)}$ . The bottom FET has an integrated monolithic schottky diode in place of a conventional body diode.

The IR3823 provides precisely regulated output voltage programmed via two external resistors from 0.6V to 0.86xV<sub>in</sub>. It uses voltage mode control employing a proprietary PWM modulator with input voltage feedforward. That provides excellent noise immunity, easy loop compensation design, and good line transient response.

The IR3823 has an internal Low Dropout (LDO) Regulator, allowing single supply operation without resorting to an external bias supply voltage. To further improve the light load efficiency, the internal LDO can be bypassed by using an external bias supply. This mode allows the input bus voltage range extended down to 1.0V.

The IR3823 features programmable switching frequency from 300kHz to 1.5MHz, three selectable soft-start time, and smooth synchronization to an external clock. The other important functions include thermally compensated over current protection, output over voltage protection, pre-bias start-up, enable with input voltage monitoring, PGood output and thermal shut-down.

#### **VOLTAGE LOOP COMPENSATION DESIGN**

The IR3823 uses PWM voltage mode control. The output voltage of the POL, sensed by a resistor divider, is fed into an internal Error Amplifier (E/A). The output of the E/R is then compared to an internal ramp voltage to determine the pulse width of the gate signal for the control FET. The amplitude of the ramp voltage is proportional to  $V_{in}$  so that the bandwidth of the voltage loop remains almost constant for different input voltages. This feature is called input voltage feedfoward. It allows the feedback loop design independent of the input voltage. Please refer to the next section for more information.

A RC network has to be connected between the FB pin and the COMP pin to form a feedback compensator. The goal of the compensator design is to achieve a high control bandwidth with a phase margin of 45° or above. The high control bandwidth is beneficial for the loop dynamic response, which helps to reduce the number of output capacitors, the PCB size and the cost. A phase margin of 45° or higher is desired to ensure the system stability. For most applications, a gain margin of -10dB or higher is preferred to accommodate component variations and to eliminate jittering/noise. The proprietary PWM modulator in IR3823 significantly reduces the PWM jittering, allowing the control bandwidth in the range of  $1/10^{th}$  to  $1/5^{th}$  of the switching frequency.

Two types of compensators are commonly used: Type II (PI) and Type III (PID), as shown in [Figure 5.](#page-15-0) The selection of the compensation type is dependent on the ESR of the output capacitors. Electrolytic capacitors have relatively higher ESR. If the ESR pole is located at the frequency lower than the cross-over frequency,  $F_c$ , the ESR pole will help to boost the phase margin. Thus a type II compensator can be used. For the output capacitors with lower ESR such as ceramic capacitors, type III compensation is often desired.





<span id="page-15-0"></span>**Figure 5: Loop Compensator (a) Type II, (b) Type III**

[Table](#page-16-0) 1 lists the compensation selection for different types of output capacitors.

For more detailed design guideline of voltage loop compensation, please refer to the application note AN-1162, "*Compensation Design Procedure for Buck Converter with Voltage-Mode Error-Amplifier*". SupBuck design tool is also available at [www.irf.com](http://www.irf.com/) providing the reference design based on user's design requirements.

<span id="page-16-0"></span>**TABLE 1 RECOMMENDED COMPENSATION TYPE** 

| <b>COMPENSATOR</b> | <b>LOCATION OF</b><br><b>CROSS-OVER</b><br><b>FREQUENCY</b>                                        | <b>TYPE OF</b><br><b>OUTPUT</b><br><b>CAPACITORS</b> |
|--------------------|----------------------------------------------------------------------------------------------------|------------------------------------------------------|
| Type II (PI)       | $F_{\text{LC}}$ $\epsilon$ F <sub>ESR</sub> $\epsilon$ F <sub>0</sub> $\epsilon$ F <sub>S</sub> /2 | Electrolytic,<br>POS-CAP, SP-<br>CAP                 |
| Type III-A (PID)   | $F_{\text{LC}}$ $F_{\text{O}}$ $F_{\text{FSR}}$ $F_{\text{S}}$ /2                                  | POS-CAP, SP-<br>CAP                                  |
| Type III-B (PID)   | $F_{\rm LC}$ < $F_{\rm 0}$ < $F_{\rm S}$ /2< $F_{\rm FSR}$                                         | Ceramic                                              |

F<sub>LC</sub> is the resonant frequency of the output LC filter. It is often referred to as double pole.

$$
F_{LC} = \frac{1}{2 \times \pi \sqrt{L_o \times C_o}}
$$

 $F_{ESR}$  is the ESR zero of the output capacitor.

$$
F_{ESR} = \frac{1}{2\pi \times ESR \times C_o}
$$

 $F<sub>0</sub>$  is the cross-over frequency of the closed voltage loop and  $F_s$  is the switching frequency.

#### **INPUT VOLTAGE FEEDFORWARD**

Input voltage feedforward is an important feature, because it can keep the converter stable and preserve its load transient performance when  $V_{in}$ varies in a large range. In IR3823, feedforward function is enabled when  $V_{in}$  pin is connected to  $PV_{in}$ pin and  $V_{in}$ >5.5V. In this case, the internal low dropout (LDO) regulator is used. The PWM ramp amplitude ( $V_{\text{ramp}}$ ) is proportionally changed with  $V_{\text{in}}$ to maintain the ratio  $V_{in}/V_{ramp}$  almost constant throughout  $V_{in}$  variation range (as shown in Figure [6\)](#page-16-1). Thus, the control loop bandwidth and phase margin can be maintained constant. Feed-forward

function can also minimize impact on output voltage from fast  $V_{in}$  change. The maximum  $V_{in}$  slew rate is within 1V/µs.

If an external bias voltage is used as  $V_{cc}$ ,  $V_{in}$  pin should be connected to  $V_{cc}/LDO$ \_out pin instead of  $PV<sub>in</sub>$  pin. Then the feedforward function is disabled. The control loop compensation might need to be adjusted.



<span id="page-16-1"></span>**Figure 6: Timing Diagram for Input Feedforward**

#### **UNDER-VOLTAGE LOCKOUT AND POR**

The Under-Voltage Lockout (UVLO) circuit monitors the voltage of  $V_{\text{CC}}/LDO$  Output pin and the Enable pin. It assures that the MOSFET driver outputs remain off whenever either of these two signals is below the set thresholds. Normal operation resumes once both  $V_{CC}/LDO$ \_Output and En voltages rise above their thresholds.

The POR (Power On Ready) signal is generated when all these signals reach the valid logic level (see system block diagram). When the POR is asserted, the soft start sequence starts (see soft start section).

#### **ENABLE/EXTERNAL PVIN MONITOR**

The IR3823 has an Enable function providing another level of flexibility for start-up. The Enable pin has a precise threshold, which is internally monitored by Under-Voltage Lockout (UVLO) circuit. If the voltage at Enable pin is below its UVLO threshold, both high-side and low-side FETs are off. When Enable pin is below its UVLO, Over-Voltage Protection (OVP) is disabled, and PGood stays low.



The Enable pin should not be left floating. A pulldown resistor in the range of several kilo ohms is recommended to connect between the Enable Pin and Gnd. It is recommended to apply the Enable signal after the VCC voltage has been established. If the Enable signal is present before VCC, a 50kΩ resistor can be used in series with the Enable pin to limit the current flowing into the Enable pin.

In addition to logical inputs, the Enable pin can be used to implement precise input voltage UVLO. As shown in Figure 7, the input of the Enable pin is derived from the  $PV_{in}$  voltage by a set of resistive divider, R1 and R2. By selecting different divider ratios, users can program the UVLO threshold voltage. The bus voltage UVLO is a very desirable feature. It prevents the IR3823 from regulating at  $PV<sub>in</sub>$  lower than the desired voltage level. [Figure 8](#page-17-0) shows the start-up waveform with the input UVLO voltage set at 10V.



<span id="page-17-2"></span>**Figure 7: Implementation of Input Under-Voltage Lockout (UVLO) using Enable Pin**



<span id="page-17-0"></span>**Figure 8: Illustration of start-up with PVin UVLO threshold voltage of 10V. The internal soft-start is used in this case.** 

#### **INTERNAL LOW DROPOUT REGULATOR**

The IR3823 has an internal Low Dropout Regulator (LDO), offering a  $V_{CC}$  voltage of 5.1V. The internal LDO is beneficial for single rail (supply) applications, where no external bias supplies will be needed. For these applications,  $V_{in}$  pin should be connected to  $PV_{in}$  and  $V_{cc}/LDO$  Out pin is left floating as shown in [Figure 9.](#page-17-1) 1.0 $\mu$ F and 2.2 $\mu$ F ceramic bypass capacitors should be placed close to  $V_{in}$  pin and  $V_{cc}/LDO$  Out pin respectively.



<span id="page-17-1"></span>**Figure 9: Internally Biased Single-Rail Configuration**

When Vin drops below 5.5V, the internal LDO enters the dropout mode. [Figure 10](#page-18-0) shows the  $V_{\text{CC}}/LDO$  Out voltage for  $V_{\text{in}}=PV_{\text{in}}=5V$  with switching frequency of 600kHz and 1500kHz respectively. Alternatively, if the input bus voltage,  $PV_{in}$ , is in the range of 4.5V to 7.5V,  $V_{\text{CC}}/LDO$  Out pin can be directly connected to  $PV_{in}$  pin to bypass the internal LDO and therefore to avoid the voltage drop on the internal LDO. This configuration is illustrated in [Figure 11.](#page-18-1)

Figure 12 shows the configuration using an external  $V_{\text{CC}}$  voltage. With this configuration, the input voltage range can be extended down to 1.0V. Please note that the input feedforward function is disabled for this configuration. The feedback compensation needs to be adjusted accordingly.

It should be noted as the  $V_{CC}$  voltage decreases, the efficiency and the over current limit will decrease due to the increase of  $R_{DS(ON)}$ . Please refer to the section of the over current protection for more information.





<span id="page-18-0"></span>**Figure 10: LDO Dropout Voltage at Vin=PVin=5V**



<span id="page-18-1"></span>



**Figure 12: Use External Bias Voltage**

### **SOFT-START**

.

The IR3823 has an internal digital soft-start circuit to control the output voltage rise time, and to limit the current surge at the start-up. To ensure correct startup, the soft-start sequence initiates when the Enable and Vcc voltages rise above their UVLO thresholds

and generate the Power On Ready (POR) signal. The slew rate of the internal soft-start can be adjusted externally with SS\_Select pin, as shown in Table 2.





Figure 13 shows the waveforms during soft start. The corresponding soft-start time can be calculated as follows.

$$
T_{ss} = \frac{0.75V - 0.15V}{SlewRate}
$$



**Figure 13: Theoretical start-up waveforms using internal soft-start** 

It should be noted that during the soft-start, the overcurrent protection (OCP) and over-voltage protection (OVP) is enabled to protect the device for any short circuit or over voltage condition.

### **PRE-BIAS START-UP**

IR3823 is able to start up into a pre-charged output smoothly, which prevents oscillations and disturbances of the output voltage.



The output starts in an asynchronous fashion and keeps the synchronous MOSFET (Sync FET) off until the first gate signal for control MOSFET (Ctrl FET) is generated. Figure 14 shows a typical Pre-Bias condition at start up. The gate signal of the control FET is determined by the loop compensator. The sync FET always starts with a narrow pulse width (12.5% of a switching period) and gradually increases its duty cycle with a step of 12.5% until it reaches the steady state value. The number of these startup pulses for each step is 16 and it's internally programmed. Figure 15 shows the series of 16x8 startup pulses.

It should be noted that during pre-bias start up, PGood is not active until the first gate signal for control FET is generated. Please refer to Power Good Section for more information.





**Figure 15: Pre-Bias startup pulses**

#### **SHUTDOWN**

IR3823 can be shut down by pulling the Enable pin below its 1.0V threshold. Both the high side and the low side drivers will be pulled low.

#### **OPERATING FREQUENCY**

The switching frequency can be programmed between 300kHz – 1200kHz by connecting an external resistor from Rt pin to Gnd. Rt can be calculated as follows.

$$
F_s = 19954 \times R_t^{-0.953}
$$

Where  $F_s$  is in kHz, and Rt is in kΩ.

Table 3 shows the different oscillator frequency and its corresponding Rt for easy reference.

<span id="page-19-0"></span>



#### **OVER CURRENT PROTECTION**

The over current (OC) protection is performed by sensing current through the  $R_{DS(on)}$  of the Synchronous MOSFET. This method enhances the converter's efficiency, reduces cost by eliminating a current sense resistor and any layout related noise issues. The current limit is pre-set internally and is compensated according to the IC temperature. So at different ambient temperature, the over-current trip threshold remains almost constant.

Detailed operation of OCP is explained as follows. Over Current Protection circuit senses the inductor current flowing through the Synchronous MOSFET closer to the valley point. OCP circuit samples this current for 40nsec typically after the rising edge of the PWM set pulse, which has a width of 12.5% of the switching period. The PWM pulse starts at the falling edge of the PWM set pulse. This makes valley current sense more robust as current is sensed close to the bottom of the inductor downward slope where transient and switching noise are lower and helps to prevent false tripping due to noise and transient. An OC condition is detected if the load current exceeds the threshold, the converter enters



into hiccup mode. PGood will go low and the internal soft start signal will be pulled low. The converter goes into hiccup mode with some hiccup blanking time as shown in [Figure 16.](#page-20-0) The convertor stays in this mode until the over load or short circuit is removed. With different SS\_Select configurations, the hiccup blanking time is different. Please refer to the electrical table for details. The actual DC output current limit point will be greater than the valley point by an amount equal to approximately half of peak to peak inductor ripple current.

$$
I_{OCP} = I_{LIMIT} + \frac{\Delta i}{2}
$$

 $I_{OCP}$ = DC current limit hiccup point  $I<sub>LIMIT</sub>$  Over current limit (Valley of Inductor Current) Δi= Peak-to-peak inductor ripple current



**Figure 16: Timing Diagram for Hiccup OCP**

<span id="page-20-0"></span>Over current limit is affected by the  $V_{CC}$  voltage. For some single rail operations where  $V_{in}$  is 5V or less, the OCP limit will de-rated due to the drop of  $V_{CC}$ voltage. [Figure 17](#page-20-1) and [Figure 18](#page-20-2) show the over current limit for two single rail applications with  $V_{in}$ =PV<sub>in</sub>=5V and  $V_{in}$ =PV<sub>in</sub>=V<sub>CC</sub>=4.5V respectively.



<span id="page-20-1"></span>**Figure 17:OCP Limit at Vin=PVin=5V using Internal LDO**



#### <span id="page-20-2"></span>**OVER-VOLTAGE PROTECTION (OVP)**

Over-voltage protection in IR3823 is achieved by comparing FB pin voltage to a pre-set threshold. OVP threshold is set at 1.2×Vref. When FB pin voltage exceeds the over voltage threshold, an over voltage trip signal asserts after 2us (typ.) delay. Then the high side drive signal HDrv is turned off immediately, PGood flags low. The sync FET remains on to discharge the output capacitor. When the  $V_{FB}$  voltage drops below the threshold, the sync FET turns off to prevent the complete depletion of the output capacitor. After that, HDrv remains off until a reset is performed by cycling either  $V_{cc}$  or Enable. [Figure 19](#page-20-3) shows the timing diagram for over voltage protection. Please note that OVP comparator becomes active only when the IR3823 is enabled.



<span id="page-20-3"></span>**Figure 19: Timing Diagram for Over Voltage Protection**



#### **POWER GOOD OUTPUT**

IR3823 continually monitors the output voltage via FB voltage. The FB voltage is an input to the window comparator with upper and lower threshold of 120% and 85% of the reference voltage respectively. PGood signal is high whenever FB voltage is within the PGood comparator window thresholds. For prebiased start-up, PGood is not active until the first gate signal of the control FET is generated.

The PGood pin is open drain and it needs to be externally pulled high. High state indicates that output is in regulation.

In addition, PGood is also gated by other faults including over current and over temperature. When either of the faults occurs, PGood pin will be pulled low.

#### **THERMAL SHUTDOWN**

Temperature sensing is provided inside IR3823. The trip threshold is typically set to 145ºC. When trip threshold is exceeded, thermal shutdown turns off both MOSFETs and resets the internal soft start.

Automatic restart is initiated when the sensed temperature drops within the operating range. There is a 20°C hysteresis in the thermal shutdown threshold.

#### **EXTERNAL SYNCHRONIZATION**

IR3823 incorporates an internal phase lock loop (PLL) circuit which enables synchronization of the internal oscillator to an external clock. This function is important to avoid sub-harmonic oscillations due to beat frequency for embedded systems when multiple point-of-load (POL) regulators are used. A multi-function pin, Rt/Sync, is used to connect the external clock. If the external clock is present before the converter turns on, Rt/Sync pin can be connected to the external clock signal solely and no other resistor is needed. If the external clock is applied after the converter turns on, or the converter switching frequency needs to toggle between the external clock frequency and the internal freerunning frequency, an external resistor from Rt/Sync pin to Gnd is required to set the free-running frequency.

When an external clock is applied to Rt/Sync pin after the converter runs in steady state with its freerunning frequency, a transition from the free-running frequency to the external clock frequency will happen. This transition is to gradually make the actual switching frequency equal to the external clock frequency, no matter which one is higher. On the contrary, when the external clock signal is removed from Rt/Sync pin, the switching frequency is also changed to free-running gradually. In order to minimize the impact from these transitions to output voltage, a diode is recommended to add between the external clock and Rt/Sync pin, as shown in [Figure 20.](#page-21-0) [Figure 21](#page-21-1) shows the timing diagram of these transitions.

An internal compensation circuit is used to change the PWM ramp slope according to the clock frequency applied on Rt/Sync pin. Thus, the effective amplitude of the PWM ramp ( $V_{ramp}$ ), which is used in compensation loop calculation, has minor impact from the variation of the external synchronization signal.



<span id="page-21-0"></span>



<span id="page-21-1"></span>

### **MINIMUM ON TIME CONSIDERATIONS**

The minimum ON time is the shortest amount of time for which Ctrl FET may be reliably turned on, and this depends on the internal timing delays. For IR3823, the worst case minimum on-time is specified as 60ns.

Any design or application using IR3823 must ensure operation with a pulse width that is higher than this minimum on-time and preferably higher than 60ns. This is necessary for the circuit to operate without jitter and pulse-skipping, which can cause high inductor current ripple and high output voltage ripple.

$$
t_{on} = \frac{D}{F_s} = \frac{V_{out}}{V_{in} \times F_s}
$$

In any application that uses IR3823, the following condition must be satisfied:

$$
t_{on(\min)} \leq t_{on}
$$
\n
$$
t_{on(\min)} \leq \frac{V_{out}}{V_{in} \times F_s}
$$
, therefore,  $V_{in} \times F_s \leq \frac{V_{out}}{t_{on(\min)}}$ 

The minimum output voltage is limited by the reference voltage and hence  $V_{\text{out(min)}} = 0.6V$ . Therefore,

$$
V_{in} \times F_s \leq \frac{V_{out(min)}}{t_{on(min)}} = \frac{0.6 \text{V}}{60 \text{ns}} = 10V / \mu\text{s}
$$

Therefore, at the maximum recommended input voltage 21V and minimum output voltage, the converter should be designed at a switching frequency that does not exceed 476 kHz. Conversely, for operation at the maximum recommended operating frequency (1.65 MHz) and minimum output voltage (0.6V). The input voltage  $(PV_{in})$  should not exceed 6V, otherwise pulse skipping will happen.

#### **MAXIMUM DUTY RATIO**

A certain off-time is specified for IR3823. This provides an upper limit on the operating duty ratio at any given switching frequency. The off-time remains at a relatively fixed ratio to switching period in low

and mid frequency range, while in high frequency range this ratio increases, thus the lower the maximum duty ratio at which IR3823 can operate. [Figure 22](#page-22-0) shows a plot of the maximum duty ratio vs. the switching frequency.



<span id="page-22-0"></span>**Figure 22: Maximum duty cycle vs. switching frequency.**

## **IR3823**

### **DESIGN EXAMPLE**

The following example is a typical application for IR3823. The application circuit is shown in Figure 26.

 $PV_{in} = V_{in} = 12V$  (±10%)

 $V_0 = 1.2V$ 

 $I_0 = 3A$ 

Peak-to-Peak Ripple Voltage =  $\pm$ 1% of V<sub>o</sub>  $\Delta V_0 = \pm 4\%$  of V<sub>o</sub> (for 30% Load Transient)

 $F_s = 1$ MHz

### **EXTERNAL PVIN MONITOR (INPUT UVLO)**

As explained in the section of Enable/External  $PV_{in}$ monitor, the input voltage,  $PV_{in}$ , can be monitored by connecting the Enable pin to  $PV_{in}$  through a set of resistor divider. When  $PV_{in}$  exceeds the desired voltage level such that the voltage at the Enable pin exceeds the Enable threshold, 1.2V, the IR3823 is turned on. The implementation of this function is shown in [Figure 7.](#page-17-2)

For a typical Enable threshold of  $V_{EN} = 1.2$  V

$$
PV_{in(min)} \times \frac{R_2}{R_1 + R_2} = V_{EN} = 1.2
$$

$$
R_2 = R_1 \times \frac{V_{EN}}{PV_{in(min)} - V_{EN}}
$$

For the minimum input voltage  $PV_{in (min)} = 9.2V$ , select R<sub>1</sub>=49.9kΩ, and R<sub>2</sub>=7.5kΩ.

#### **SWITCHING FREQUENCY**

For  $F_s = 1$ MHz, select Rt = 23.2 k $\Omega$ , from [Table 3.](#page-19-0)

#### **OUTPUT VOLTAGE SETTING**

Output voltage is set by the reference voltage and the external voltage divider connected to the FB pin. The FB pin is the inverting input of the error amplifier, which is internally referenced to 0.6V. The divider ratio is set to provide 0.6V at the FB pin when the output is at its desired value. The output voltage is defined by using the following equation:

$$
V_o = V_{REF} \times (1 + \frac{R_{F1}}{R_{F2}})
$$

 $R_{F1}$  and  $R_{F2}$  are the feedback resistor divider, as shown in [Figure 23](#page-23-0). For the selection of  $R_{F1}$  and  $R_{F2}$ , please see feedback compensation section.



<span id="page-23-0"></span>**Figure 23: The output voltage is programmed through a set of feedback resistor divider** 

#### **BOOTSTRAP CAPACITOR SELECTION**

To drive the Control FET, it is necessary to supply a gate voltage at least 4V greater than the voltage at the SW pin, which is connected to the source of the Control FET. This is achieved by using a bootstrap configuration, which comprises the internal bootstrap diode and an external bootstrap capacitor, C1, as shown in [Figure 24.](#page-24-0) The operation of the circuit is as follows: When the sync FET is turned on, the capacitor node connected to SW is pulled low.  $V_{\text{CC}}$ starts to charge C1 through the internal bootstrap didoe. The voltage,  $V_c$ , across the bootstrap capacitor C1 can be calculated as

$$
V_C = V_{CC} - V_D
$$

where  $V_D$  is the forward voltage drop of the bootstrap diode.

When the control FET turns on in the next cycle, the SW node voltage rises to the bus voltage,  $PV_{in}$ . The voltage at the Boot pin becomes:

$$
V_{\text{BOOT}} = PV_{in} + V_{CC} - V_{D}
$$



A good quality ceramic capacitor of 0.1μF with voltage rating of at least 25V is recommended for most applications.



#### <span id="page-24-0"></span>**Figure 24: Bootstrap circuit to generate the supply voltage for the high-side driver voltage**

#### **INPUT CAPACITOR SELECTION**

Good quality input capacitors are necessary to minimize the input ripple voltage and to supply the switch current during the on-time. The input capacitors should be selected based on the RMS value of the input ripple current and requirement of the input ripple voltage.

The RMS value of the input ripple current can be calculated as follows:

$$
I_{RMS} = I_o \times \sqrt{D \times (1 - D)}
$$

Where D is the duty cycle and  $I_0$  is the output current. For  $I_0$ =6A and D=0.1,  $I_{RMS}$ = 0.9A

The input voltage ripple is the result of the charging of the input capacitors and the voltage induced by ESR and ESL of the input capacitors.

Ceramic capacitors are recommended due to their high ripple current capabilities. They also feature low ESR and ESL at higher frequency which enables better efficiency.

For this application, it is suggested to use two 10μF/25V ceramic capacitors, C3216X5R1E106M, from TDK. In addition, although not mandatory, a 1x100uF, 25V SMD capacitor EEE-1EA101XP from Panasonic may also be used as a bulk capacitor and is recommended if the input power supply is not located close to the converter.

#### **INDUCTOR SELECTION**

The inductor is selected based on output power, operating frequency and efficiency requirements. A low inductor value causes large ripple current, resulting in the smaller size, faster response to a load transient but poor efficiency and high output noise. Generally, the selection of the inductor value can be reduced to the desired maximum ripple current in the inductor (Δi). The optimum point is usually found between 20% and 50% ripple of the output current.

The saturation current of the inductor is desired to be higher than the over current limit plus the inductor ripple current. An inductor with soft-saturation characteristic is recommended.

For the buck converter, the inductor value for the desired operating ripple current can be determined using the following relation:

$$
PV_{immax} - V_o = L \times \frac{\Delta i_{Lmax}}{\Delta t}; \ \Delta t = \frac{D}{F_s}
$$

$$
L = (PV_{immax} - V_o) \times \frac{V_o}{V_{in} \times \Delta i_{Lmax} \times F_s}
$$

Where:

 $PV<sub>inmax</sub>$  = Maximum input voltage  $V_0$  = Output Voltage ΔiLmax = Maximum Inductor Peak-to-Peak Ripple **Current**  $F_s$  = Switching Frequency  $Δt = On time$  $D = Duty$  Cycle

Select  $\Delta i_{Lmax} \approx 36\% \times I_o$ , then the output inductor is calculated to be 1.0μH. Select L=1.0μH, XFL4020- 102ME, from Coilcraft which provides a compact, low profile inductor suitable for this application.

#### **OUTPUT CAPACITOR SELECTION**

Output capacitors are usually selected to meet two specific requirements: (1) Output ripple voltage and



(2) load transient response. The load transient response is also greatly affected by the control bandwidth. So it is common practice to select the output capacitors to meet the requirements of the output ripple voltage first, and then design the control bandwidth to meet the transient load response. For some cases, even with the highest allowable control bandwidth, the resulting load transient response still cannot meet the requirement. The number of output capacitors then need to be increased.

The voltage ripple is attributed by the ripple current charging the output capacitors, and the voltage drop due to the Equivalent Series Resistance (ESR) and the Equivalent Series Inductance (ESL). Following lists the respective peak-to-peak ripple voltages:

$$
\Delta V_{o(C)} = \frac{\Delta i_{L\max}}{8 \times C_o \times F_s}
$$

$$
\Delta V_{o(ESR)} = \Delta i_{L\max} \times ESR
$$

$$
\Delta V_{o(ESL)} = (\frac{PV_{in} - V_o}{L}) \times ESL
$$

Where Δi<sub>Lmax</sub> is maximum inductor peak-to-peak ripple current.

Good quality ceramic capacitors are recommended due to their low ESR, ESL and the small package size. It should be noted that the capacitance of ceramic capacitors are usually de-rated with the DC and AC biased voltage. It is important to use the derated capacitance value for the calculation of output ripple voltage as well as the voltage loop compensation design. The de-rated capacitance value may be obtained from the manufacturer's datasheets.

In this case, one 22uF ceramic capacitors, C2012X5R0J226M, from TDK are used to achieve ±12mV peak-to-peak ripple voltage requirement. The de-rated capacitance value with 1.2VDC bias and 10mVAC voltage is around 18uF each.

#### **FEEDBACK COMPENSATION**

For this design, the resonant frequency of the output LC filter,  $F_{LC}$ , is

$$
F_{LC} = \frac{1}{2 \times \pi \sqrt{L_o \times C_o}}
$$
  
= 
$$
\frac{1}{2 \times \pi \sqrt{1.0 \times 10^{-6} \times 1 \times 18 \times 10^{-6}}}
$$
  
= 37.5kHz

The equivalent ESR zero of the output capacitors,  $F<sub>FSR</sub>$ , is.

$$
F_{ESR} = \frac{1}{2\pi \times ESR \times 1 \times C_o}
$$
  
= 
$$
\frac{1}{2\pi \times 3 \times 10^{-3} \times 18 \times 10^{-6}}
$$
  
= 2.9 × 10<sup>3</sup> kHz

Designing crossover frequency at  $1/5<sup>th</sup>$  of switching frequency gives  $F_0$ =200 kHz.

According to [Table 1,](#page-16-0) Type III B compensation is selected for  $F_{LC}$ < $F_0$ < $F_S/2$ < $F_{ESR}$ . Type III compensator is shown below for easy reference.



**Figure 25: Type III compensation and its asymptotic gain plot**



As can be seen from Figure 25, Type III compensator contains two zeros and three poles. They can be calculated as follows.

The zeros are:

$$
F_{Z1} = \frac{1}{2\pi \times R_{C1} \times C_{C1}}
$$

$$
F_{Z2} = \frac{1}{2\pi \times C_{F3} \times (R_{F3} + R_{F1})}
$$

The poles are:

$$
F_{p_1}=0
$$

$$
F_{P2} = \frac{1}{2\pi \times R_{F3} \times C_{F3}}
$$

$$
F_{P3} = \frac{1}{2\pi \times R_{C1} \times C_{C2}}
$$

Please note that the order of the zeros and poles do not necessarily follow the location shown in Figure 25. It can vary with the design preference.

To archive the sufficient phase boost near the crossover frequency, it is desired to place one zero and one pole as follows:

$$
F_Z = F_0 \sqrt{\frac{1 - \sin \theta}{1 + \sin \theta}} = 200 \times 10^3 \sqrt{\frac{1 - \sin 70}{1 + \sin 70}} = 35 \text{kHz}
$$

$$
F_p = F_0 \sqrt{\frac{1 + \sin \theta}{1 - \sin \theta}} = 200 \times 10^3 \sqrt{\frac{1 + \sin 70}{1 - \sin 70}} = 1134 \text{kHz}
$$

To compensate the phase lag of the pole at the origin and to provide extra phase boost, the other zero can be placed at one half of the first zero, i.e.  $1/F_{Z} = 17.5$  kHz.

The third pole is usually placed at one half of the switching frequency to damp the switching noise.

The selected compensation parameters are:  $R_{F1}$ =4.02kΩ,  $R_{F2}$ =4.02kΩ,  $R_{F3}$ =127Ω,  $C_{F3}$ =2200pF,  $R_{C1}=1.0k\Omega$ , C<sub>C1</sub>=4.7nF, C<sub>C2</sub>=56pF. The resulting zeros and poles are listed in Table 4. Please note that one of high-frequency poles has been moved to 2843 kHz to increase the phase margin.

#### **Table 4 Zeros and Poles of the Voltage Loop Compensator**





### **APPLICATION DIAGRAM**



Figure 26: Single Rail 3A POL Application Circuit: PV<sub>in</sub>=V<sub>in</sub>=12V, V<sub>o</sub>=1.2V, Io=3A, f<sub>sw</sub>=1MHz



#### **SUGGESTED BILL OF MATERIALS**



**IR3823**

### **APPLICATION DIAGRAM**



Figure 27: 3A POL Application Circuit with external 5V V<sub>CC</sub>: PV<sub>in</sub>=V<sub>in</sub>=12V, V<sub>o</sub>=1.2V, Io=3A, f<sub>sw</sub>=1MHz. Please note that **loop compensation is adjusted to consider the absence of the input voltage feedforward.** 



Figure 28: Single Rail 3A POL Application Circuit: PV<sub>in</sub>=V<sub>in</sub>=5V, V<sub>o</sub>=1.0V, Io=3A, f<sub>sw</sub>=1MHz

 $V_{in}$  = 12V,  $V_0$  = 1.2V,  $I_0$  = 0-3A, Unless otherwise Specified, SS\_Select = Float. Room Temperature, No Air Flow



**Figure 29: Start up at 3A Load with SS\_Select pin Figure 30: Start up at 3A Load with SS\_Select pin floating. Ch1:Vin, Ch2: PGood, Ch3:Vo ,Ch4: Enable floating. Ch1:Vin, Ch2: Vcc, Ch3:Vo ,Ch4: Enable**



**Figure** 31: Start up with 1.06V Pre Bias, 0A Load Figure 32: Output Voltage Ripple, 3A load Ch<sub>3</sub>: V<sub>out</sub> **Ch3:Vo, Ch2:PGood**



**Figure 33: Inductor node at 3A load, Ch3: SW node Figure 34: Short circuit (Hiccup) Recovery,** 







 **Ch3:Vout , Ch4:Iout**

 $V_{in}$  = 12V,  $V_0$  = 1.2V,  $I_0$  = 0-3A, Unless otherwise Specified, SS\_Select = Float. Room Temperature, No Air Flow



**Figure 37: Bode Plot at 6A load, bandwidth = 188 kHz, and phase margin = 53 degrees and gain margin = -10dB**

 $V_{in}$  = 12V,  $V_0$  = 1.2V,  $I_0$  = 0-3A, Unless otherwise Specified, SS\_Select = Float. Room Temperature, No Air Flow



**Figure 38: Efficiency vs. Load Current**



**Figure 39: Power Loss vs. Load Current**

**IOR** 

 $V_{in}$  = 12V,  $V_0$  = 1.2V,  $I_0$  = 0-3A, Unless otherwise Specified, SS\_Select = Float. Room Temperature, No Air Flow



**Figure 40: Thermal Image of the board at 3A load, IR3823=45°C, Inductor=41.3°C**

### **LAYOUT RECOMMENDATIONS**

The layout is very important when designing high frequency switching converters. Layout will affect noise pickup and can cause a good design to perform with worse than expected results.

Make the connections for the power components in the top layer with wide, copper filled areas or polygons. In general, it is desirable to make proper use of power planes and polygons for power distribution and heat dissipation.

The inductor, output capacitors and the IR3823 should be as close to each other as possible. This helps to reduce the EMI radiated by the power traces due to the high switching currents through them. Place the input capacitor directly at the  $PV_{in}$ pin of IR3823.

The feedback part of the system should be kept away from the inductor and other noise sources.

The critical bypass components such as capacitors for  $V_{in}$  and  $V_{CC}$  should be close to their respective

pins. It is important to place the feedback components including feedback resistors and compensation components close to Fb and Comp pins.

In a multilayer PCB use one layer as a power ground plane and have a control circuit ground (analog ground), to which all signals are referenced. The goal is to localize the high current path to a separate loop that does not interfere with the more sensitive analog control function. These two grounds must be connected together on the PC board layout at a single point. It is recommended to place all the compensation parts over the analog ground plane in top layer.

The Power QFN is a thermally enhanced package. Based on thermal performance it is recommended to use at least a 4-layers PCB. To effectively remove heat from the device the exposed pad should be connected to the ground plane using via holes. Figure 41-Figure 44 illustrates the implementation of the layout guidelines outlined above, on the IRDC3823 4-layer demo board.







**Figure 42: IRDC3823 Demo Board – Bottom Layer**



**Figure 43: IRDC3823 Demo Board – Middle Layer 1**





Feedback and Vsns trace routing should be kept away from noise sources

**Figure 44: IRDC3827 Demo Board – Middle Layer 2**

### **PCB METAL AND COMPONENT PLACEMENT**

Evaluations have shown that the best overall performance is achieved using the substrate/PCB layout as shown in following figures. PQFN devices should be placed to an accuracy of 0.050mm on both X and Y axes. Self-centering behavior is highly dependent on solders and processes, and experiments should be run to confirm the limits of self-centering on specific processes.

For further information, please refer to "SupIRBuck® Multi-Chip Module (MCM) Power Quad Flat No-Lead (PQFN) Board Mounting Application Note." (AN1132)





\* Contact International Rectifier to receive an electronic PCB Library file in your preferred format



### **SOLDER RESIST**

IR recommends that the larger Power or Land Area pads are Solder Mask Defined (SMD.) This allows the underlying Copper traces to be as large as possible, which helps in terms of current carrying capability and device cooling capability.

When using SMD pads, the underlying copper traces should be at least 0.05mm larger (on each edge) than the Solder Mask window, in order to accommodate any layer to layer misalignment. (i.e. 0.1mm in X & Y.)

However, for the smaller Signal type leads around the edge of the device, IR recommends that these are Non Solder Mask Defined (NSMD) or Copper Defined.

When using NSMD pads, the Solder Resist Window should be larger than the Copper Pad by at least 0.025mm on each edge, (i.e. 0.05mm in X&Y,) in order to accommodate any layer to layer misalignment.

Ensure that the solder resist in-between the smaller signal lead areas are at least 0.15mm wide, due to the high x/y aspect ratio of the solder mask strip.





**Figure 46: Solder Resist**



### **STENCIL DESIGN**

Stencils for PQFN can be used with thicknesses of 0.100-0.250mm (0.004-0.010"). Stencils thinner than 0.100mm are unsuitable because they deposit insufficient solder paste to make good solder joints with the ground pad; high reductions sometimes create similar problems. Stencils in the range of 0.125mm-0.200mm (0.005-0.008"), with suitable reductions, give the best results.

Evaluations have shown that the best overall performance is achieved using the stencil design shown in following figure. This design is for a stencil thickness of 0.127mm (0.005"). The reduction should be adjusted for stencils of other thicknesses.



**Figure 47: Stencil Pad Spacing (all dimensions in mm)**



### **MARKING INFORMATION**



### **PACKAGE INFORMATION**





 $0.049$  0.051

 $0.047$  0.049

 $0.047$  0.049

0.020 BSC

 $1,30$ 

1.25

1.25

 $\overline{L}$ 

 $0,047$ 

 $0,045$ 

 $0.30$   $0.35$   $0.40$   $0.014$   $0.016$   $0.018$ 

 $0,045$ 



### **ENVIRONMENTAL QUALIFICATIONS**



† Qualification standards can be found at International Rectifier web site[: http://www.irf.com](http://www.irf.com/)

†† Exceptions to AEC-Q101 requirements are noted in the qualification report.

Data and specifications subject to change without notice. Qualification Standards can be found on IR's Web site.

> International **IGR** Rectifier

**IR WORLD HEADQUARTERS:** 233 Kansas St., El Segundo, California 90245, USA Tel: (310) 252-7105 TAC Fax: (310) 252-7903 Visit us at www.irf.com for sales contact information**.** www.irf.com

# **Mouser Electronics**

Authorized Distributor

Click to View Pricing, Inventory, Delivery & Lifecycle Information:

[Infineon](http://www.mouser.com/International-Rectifier): [IR3823MTRPBF](http://www.mouser.com/access/?pn=IR3823MTRPBF)