











DRV3201-Q1

SLVSBD6D-MAY 2012-REVISED AUGUST 2015

# DRV3201-Q1 3 Phase Motor Driver-IC for Automotive Safety Applications

### **Features**

- **Qualified for Automotive Applications**
- AEC-Q100 Test Guidance With the Following Results:
  - Device Temperature Grade 1: -40°C to 125°C **Ambient Operating Temperature**
  - Device HBM ESD Classification Level 2
  - Device CDM ESD Classification Level C3
- 3 Phase Bridge Driver for Motor Control
- Drives 6 Separate N-Channel Power MOSFETs up to 250-nC Gate Charge
- Programmable 140-mA to 1-A Gate Current Drive (Source/Sink) for Easy Output Slope Adjustment
- -7-V to 40-V Compliance on All FET Driver Pins to Handle Inductive Undershooting and Overshooting
- Separate Control Input for Each Power MOSFET
- PWM Frequency up to 30 kHz
- Supports 100% Duty Cycle Operation
- Operating Voltage: 4.75 to 30 V
- Proper Low Supply Voltage Operation Due to Integrated Boost Converter for Gate-Driver Voltage Generation
- Logic Functional Down to 3 V
- Short Circuit Protection With VDS-Monitoring and Adjustable Detection Level
- Two Integrated High Accuracy Current Sense Amplifiers With Two Gain-Programmable Second Stage for Higher Resolution at Low Load Current
- Overvoltage and Undervoltage Protection
- Shoot-Through Protection With Programmable **Dead Time**
- Three Real Time Phase Comparators
- Overtemperature Warning and Shut Down
- Sophisticated Failure Detection and Handling Through SPI Interface
- Sleep Mode Function
- Reset and Enable Function
- Package: 64-pin HTQFP PowerPAD™

## 2 Applications

- Automotive Safety Critical Motor-Control **Applications** 
  - Electrical Power Steering (EPS, EHPS)
  - Electrical Brake/Brake Assist
  - **Transmission**
  - Oil-Pump
- Industrial Safety Critical Motor-Control **Applications**

## 3 Description

The bridge driver is dedicated to automotive 3 phase brushless DC motor control including safety relevant applications. It provides six dedicated drivers for normal level N-Channel MOSFET transistors. The driver capability is designed to handle gate charges of 250 nC, and the driver source/sink currents are programmable for easy output slope adjustment. The device also incorporates sophisticated diagnosis, protection and monitoring features through an SPI interface. A boost converter with integrated FET provides the overdrive voltage, allowing full control on the power-stages even for low battery voltage down to 4.75 V.

### Device Information<sup>(1)</sup>

| PART NUMBER | PACKAGE    | BODY SIZE (NOM)     |
|-------------|------------|---------------------|
| DRV3201-Q1  | HTQFP (64) | 10.00 mm × 10.00 mm |

(1) For all available packages, see the orderable addendum at the end of the data sheet.

## **Typical Application Diagram**





## **Table of Contents**

| 1 | Features 1                             | 7.4   | Device Functional Modes                      | 27              |
|---|----------------------------------------|-------|----------------------------------------------|-----------------|
| 2 | Applications 1                         | 7.5   | Programming                                  | 29              |
| 3 | Description 1                          | 7.6   | Register Maps                                | 32              |
| 4 | Revision History2                      | 8 Ap  | plication and Implementation                 | <mark>38</mark> |
| 5 | Pin Configuration and Functions 4      | 8.1   | Application Information                      | 38              |
| 6 | Specifications7                        | 8.2   | Partition                                    | 39              |
| ٠ | 6.1 Absolute Maximum Ratings           | 9 Po  | wer Supply Recommendations                   | <mark>50</mark> |
|   | 6.2 ESD Ratings                        | 10 La | yout                                         | <mark>50</mark> |
|   | 6.3 Recommended Operating Conditions   | 10    | .1 Layout Guidelines                         | <u>50</u>       |
|   | 6.4 Thermal Information                | 10    | 2 Layout Example                             | <u>5</u> 1      |
|   | 6.5 Electrical Characteristics         | 11 De | vice and Documentation Support               | <mark>52</mark> |
|   | 6.6 Serial Peripheral Interface Timing | 11    | .1 Documentation Support                     | 52              |
|   | 6.7 Switching Characteristics          | 11    | .2 Community Resources                       | 52              |
|   | 6.8 Typical Characteristics            | 11    | .3 Trademarks                                | 52              |
| 7 | Detailed Description                   | 11    | .4 Electrostatic Discharge Caution           | 52              |
| - | 7.1 Overview                           | 11    | .5 Glossary                                  | 52              |
|   | 7.2 Functional Block Diagram 15        |       | echanical, Packaging, and Orderable ormation | <b>5</b> 0      |
|   | 7.3 Feature Description                | Ini   | oi iiiauoii                                  | 52              |

## 4 Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

# Changes from Revision C (May 2013) to Revision D

Page

| • | Added ESD Ratings table, Feature Description section, Device Functional Modes, Application and Implementation section, Power Supply Recommendations section, Layout section, Device and Documentation Support section, and Mechanical, Packaging, and Orderable Information section | 1  |
|---|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----|
| • | Updated I <sub>VSn</sub> TYP and MAX values in <i>Electrical Characteristics</i> from 65 and 90 to 20 and 40, respectively                                                                                                                                                          |    |
| • | Updated t <sub>deg,ENon</sub> NOM value from 1 to 3 in Switching Characteristics                                                                                                                                                                                                    | 13 |
|   | Updated the first cell in the bottom 3 SDI's of Figure 12 from ADDR1, RW 0 (WR) to ADDR1, RW = 0 (RD)                                                                                                                                                                               |    |
| • | Updated Figure 39 2nd Current Sense from (480 to 1100mA) to (420 to 700mA)                                                                                                                                                                                                          | 49 |

## Changes from Revision B (March 2013) to Revision C

Page

| • | Changed From: PWM Frequency up to 20kHz To: PWM Frequency up to 30kHz                                                                                                                                             | . 1 |
|---|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|
| • | Changed min value for VS, negative voltages with external protection NMOS (DC) from -14 to -1                                                                                                                     | . 7 |
| • | Changed I <sub>BOOST</sub> to V <sub>GS,HS,high</sub> , and corrected the cross reference.                                                                                                                        | . 7 |
| • | Changed I <sub>BOOST,SW</sub> to V <sub>GS,LS,high</sub> , and corrected the cross reference.                                                                                                                     | . 7 |
| • | Added "Negative voltage with minimum serial resistor 5 Ω" to boost converter conditions                                                                                                                           | . 7 |
| • | Added another row for "Negative voltage with external protection NMOS" to boost converter conditions. Added -1 to the min value, 60 to the max value, and V to the units.                                         | . 7 |
| • | Changed min value for supply voltage for digital IOs, VDDIO from 1.72 to 2.7                                                                                                                                      | . 8 |
| • | Changed max value for VCC3 decoupling capacitance, C_VCC3 from 10 to 22, and moved typically 4.7 nF to the normal value.                                                                                          | . 8 |
| • | Changed max value for VCC5 decoupling capacitance, C_VCC5 from 10 to 470, and moved typically 4.7 nF to the nomal value.                                                                                          | . 8 |
| • | Moved I <sub>VSq</sub> , I <sub>VSn</sub> , VCC5 (internal supply voltage), and VCC3 (internal supply voltage) from the <i>Recommended Operating Conditions</i> table to <i>Electrical Characteristics</i> table. | . 9 |
| • | Moved typically 65 mA (boost converter enabled) to the typical value, and corrected the cross reference                                                                                                           | . 9 |
| • | Moved I <sub>BOOST</sub> and I <sub>BOOST,sw</sub> from the <i>Recommended Operating Conditions</i> table to the <i>Electrical Characteristics</i>                                                                |     |
|   |                                                                                                                                                                                                                   |     |

Submit Documentation Feedback

Copyright © 2012–2015, Texas Instruments Incorporated

table, and changed  $I_{BOOSTn}$  to  $I_{BOOSTn}$ .



### www.ti.com

| • | Added SCLK to conditions for INL, changed max value from 0.3 x VDDIO to 0.9.                                                                                                      | . 10 |
|---|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|
| • | Added SCLK to conditions for INH, changed min value from 0.7 x VDDIO to 2.3.                                                                                                      | . 10 |
| • | Added ENH parameter symbol, removed VDDIO = 3.3 V from parameter and conditions, changed min value from 2 to 0.65 x VDDIO, removed EN input high threshold VDDIO = 5 V row below. | . 10 |
| • | Removed EN from Input hysteresis conditions, added SCLK. Changed typ value from 0.4 to 0.8, changed max value from 0.78 to 1.                                                     | . 10 |
| • | Added row for EN input hysteresis with min typ and max values of 0.18 x VDDIO, 025 x VDDIO, and 0.48 x VDDIO, respectively.                                                       | . 11 |
| • | Changed t <sub>SHDOWN</sub> to t <sub>TSD</sub> .                                                                                                                                 | . 21 |
| • | Updated connections and units in image                                                                                                                                            | . 39 |
| • | Changed I <sub>boost,sw</sub> to I <sub>boost,qg</sub> in Equation 2.                                                                                                             | . 41 |
| • | Corrected the cross reference                                                                                                                                                     | . 41 |
| • | Removed VS and V <sub>BOOST</sub> from Equation 8.                                                                                                                                | 42   |



## 5 Pin Configuration and Functions



NC = no internal connection



### **Pin Functions**

| •   |         |                     | PIN (A)                                                                                                            |  |  |  |  |
|-----|---------|---------------------|--------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| NO. | NAME    | TYPE <sup>(1)</sup> | DESCRIPTION                                                                                                        |  |  |  |  |
| 1   | VSH     | HVI_A               | Sense high-side, sensing VS connection of the external power MOSFETs for VDS monitoring.                           |  |  |  |  |
| 2   | SLS3    | PWR                 | Source low-side 3, connected to external power MOSFET for gate discharge and VDS monitoring.                       |  |  |  |  |
| 3   | GLS3    | PWR                 | Gate low-side 3, connected to gate of external power MOSFET.                                                       |  |  |  |  |
| 4   | SHS3    | PWR                 | Source high-side 3, connected to external power MOSFET for gate discharge and VDS monitoring.                      |  |  |  |  |
| 5   | GHS3    | PWR                 | Gate high-side 3, connected to gate of external power MOSFET.                                                      |  |  |  |  |
| 6   | PGND    | GND                 | Sense low-side (ground), sensing ground connection of the external power MOSFETs for phase comparators.            |  |  |  |  |
| 7   | SLS2    | PWR                 | Source low-side 2, connected to external power MOSFET for gate discharge and VDS monitoring.                       |  |  |  |  |
| 8   | GLS2    | PWR                 | Gate low-side 2, connected to gate of external power MOSFET.                                                       |  |  |  |  |
| 9   | SHS2    | PWR                 | Source high-side 2, connected to external power MOSFET gate discharge and VDS monitoring.                          |  |  |  |  |
| 10  | GHS2    | PWR                 | Gate high-side 2, connected to gate of external power MOSFET.                                                      |  |  |  |  |
| 11  | GNDA    | GND                 | Analog ground                                                                                                      |  |  |  |  |
| 12  | SCTH    | HVI_A               | Short circuit threshold, reference input voltage for VDS monitoring.                                               |  |  |  |  |
| 13  | SLS1    | PWR                 | Source low-side 1, connected to external power MOSFET for gate discharge and VDS monitoring.                       |  |  |  |  |
| 14  | GLS1    | PWR                 |                                                                                                                    |  |  |  |  |
| 14  | GLS1    | FWK                 | Gate low-side 1, connected to gate of external power MOS FET.                                                      |  |  |  |  |
| 15  | SHS1    | PWR                 | Source high-side 1, connected to external power MOS transistor for gate discharge and VDS monitoring.              |  |  |  |  |
| 16  | GHS1    | PWR                 | Gate high-side 1, connected to gate of external power MOS transistor.                                              |  |  |  |  |
| 17  | PH1C    | LVO_D               | Phase comparator output1                                                                                           |  |  |  |  |
| 18  | PH2C    | LVO_D               | Phase comparator output2                                                                                           |  |  |  |  |
| 19  | PH3C    | LVO_D               | Phase comparator output3                                                                                           |  |  |  |  |
| 20  | GNDA    | GND                 | Analog ground                                                                                                      |  |  |  |  |
| 21  | DRVOFF  | HVI_D               | Driver OFF (high active), secondary bridge driver disable                                                          |  |  |  |  |
| 22  | SCLK    | HVI_D               | SPI clock                                                                                                          |  |  |  |  |
| 23  | GNDL    | GND                 | Logic ground                                                                                                       |  |  |  |  |
| 24  | NCS     | HVI_D               | SPI chip select                                                                                                    |  |  |  |  |
| 25  | SDI     | HVI_D               | SPI data input                                                                                                     |  |  |  |  |
| 26  | SDO     | LVO_D               | SPI data output                                                                                                    |  |  |  |  |
| 27  | GNDA    | GND                 | Analog ground                                                                                                      |  |  |  |  |
| 28  | VS      | Supply              | Power supply voltage                                                                                               |  |  |  |  |
| 29  | BOOST   | Supply              | Boost output voltage, used as supply for the gate-drivers.                                                         |  |  |  |  |
| 30  | SW      | PWR                 | Boost converter switching node connected to external coil and external diode.                                      |  |  |  |  |
| 31  | GNDLS_B | GND                 | Boost GND to set current limit. Boost switching current goes through this pin through exterior resistor to GND.    |  |  |  |  |
| 32  | NC      | NC                  | NC pin, connected to GND during normal application.                                                                |  |  |  |  |
| 33  | NC      | NC                  | NC pin, connected to GND during normal application.                                                                |  |  |  |  |
| 34  | B_EN    | HVI_D               | Boost enable. Enable boost operation or disable during, for example, sensitive measurement.                        |  |  |  |  |
| 35  | CSM     | HVI_D               | Configurable safety mode (high active), defines the level of safety.                                               |  |  |  |  |
| 36  | EN      | HVI_D               | Enable (high active) of the device                                                                                 |  |  |  |  |
| 37  | RSTN    | HVI_D               | Reset (low active)                                                                                                 |  |  |  |  |
| 38  | ERR     | LVO_D               | Error (low active). Error pin to indicate detected error.                                                          |  |  |  |  |
| 39  | GNDA    | GND                 | Ground analog                                                                                                      |  |  |  |  |
| 40  | VCC5    | LVO_A               | VCC5 regulator, for internal use only. Recommended external decoupling capacitance: 4.7 nF. External load < 100 μA |  |  |  |  |
| 41  | TEST    | HVI_A               | TEST mode input, connected to GND during normal application.                                                       |  |  |  |  |

<sup>(1)</sup> Description of pin type: GND = Ground, HVI\_A = High-Voltage Input Analog, HVI\_D = High-Voltage Input Digital, LVI\_A = Low-Voltage Input Analog, LVO\_A = Low-Voltage Output Analog, LVO\_D = Low-Voltage Output Digital, NC = NoConnect, PWR = Power Output, Supply = Supply Input.



# Pin Functions (continued)

|     | PIN           | TYPE <sup>(1)</sup> | DEGODIDATION                                                                                                              |  |
|-----|---------------|---------------------|---------------------------------------------------------------------------------------------------------------------------|--|
| NO. | NAME          | IYPE                | DESCRIPTION                                                                                                               |  |
| 42  | VCC3          | LVO_A               | VCC3 regulator, for internal use only. Recommended external decoupling capacitance: 4.7 nF. External load $<$ 100 $\mu$ A |  |
| 43  | AMUX<br>(GND) | LVO_A               | og TEST output MUX, connected to GND during normal application.                                                           |  |
| 44  | ADREF         | LVI_A               | ADC reference of MCU, used as maximum voltage clamp for O1-O4.                                                            |  |
| 45  | GNDL          | GND                 | Logic ground                                                                                                              |  |
| 46  | O4            | LVO_A               | Output second stage current sense amplifier 2                                                                             |  |
| 47  | O3            | LVO_A               | Output second stage current sense amplifier 1                                                                             |  |
| 48  | O2            | LVO_AO              | Output first stage current sense amplifier 2                                                                              |  |
| 49  | IN2           | HVI_A               | Current sense input N 2                                                                                                   |  |
| 50  | IP2           | HVI_A               | rent sense input P 2                                                                                                      |  |
| 51  | GNDA          | GND                 | ound analog                                                                                                               |  |
| 52  | RO            | LVO_A               | Current sense reference output for the shift voltage.                                                                     |  |
| 53  | RI            | HVI_A               | Current sense reference input for the shift voltage.                                                                      |  |
| 54  | IP1           | HVI_A               | Current sense input P 1                                                                                                   |  |
| 55  | O1            | LVO_A               | Output first stage current sense amplifier 1                                                                              |  |
| 56  | IN1           | HVI_A               | Current sense input N 1                                                                                                   |  |
| 57  | GNDA          | GND                 | Ground analog                                                                                                             |  |
| 58  | VDDIO         | Supply              | IO supply voltage, defines the interface voltage of digital I/O, for example, SPI.                                        |  |
| 59  | IHS3          | HVI_D               | Input HS 3, digit input to drive the HS3                                                                                  |  |
| 60  | ILS3          | HVI_D               | Input LS 3, digit input to drive the LS3                                                                                  |  |
| 61  | IHS2          | HVI_D               | Input HS 2, digit input to drive the HS2                                                                                  |  |
| 62  | ILS2          | HVI_D               | Input LS 2, digit input to drive the LS2                                                                                  |  |
| 63  | IHS1          | HVI_D               | oput HS 1, digit input to drive the HS1                                                                                   |  |
| 64  | ILS1          | HVI_D               | Input LS 1, digit input to drive the LS1                                                                                  |  |

Submit Documentation Feedback

Copyright © 2012–2015, Texas Instruments Incorporated



# 6 Specifications

## 6.1 Absolute Maximum Ratings

over operating temperature  $T_J = -40$ °C to 150°C  $^{(1)(2)}$ 

|                                                 |                                                                                                                     | MIN       | MAX           | UNIT |
|-------------------------------------------------|---------------------------------------------------------------------------------------------------------------------|-----------|---------------|------|
| DC voltage                                      | VS, VSH VS, negative voltages with minimum serial resistor (5 $\Omega)$                                             | -5        | 38            | V    |
| DO Voltage                                      | VS, VSH<br>VS, negative voltages with external protection NMOS                                                      | -1        | 38            | V    |
| Supply voltage, transient 1s                    | VS, VSH VS, negative voltages with minimum serial resistor (5 $\Omega)$                                             | -5        | 42            | V    |
| Supply voltage, transient 15                    | VS, VSH<br>Gate high-side voltage                                                                                   | -1        | 42            | V    |
| Source high-side voltage                        | GHSx                                                                                                                | -7        | 47            | V    |
| Source low-side voltage                         | SHSx                                                                                                                | -7        | 42            | V    |
| Gate-source high-side voltage difference        | GHSx-SHSx,<br>External driven, internal limited (see V <sub>GS,HS,high</sub> in <i>Electrical Characteristics</i> ) | -0.3      | 15            | V    |
| Gate low-side voltage                           | GLSx                                                                                                                | -7        | 20            | V    |
| Source low-side voltage                         | SLSx                                                                                                                | <b>-7</b> | 7             | V    |
| Gate-source low-side voltage difference         | GLSx-SLSx<br>External driven, internal limited (see V <sub>GS,LS,high</sub> in <i>Electrical Characteristics</i> )  | -0.3      | 15            | V    |
| Boost converter                                 | BOOST, SW Negative voltage with minimum serial resistor (5 $\Omega$ )                                               | -0.3      | 60            | V    |
| boost converter                                 | BOOST, SW<br>Negative voltage with external protection NMOS                                                         | -1        | 60            | V    |
| Current sense input voltage                     | INx, IPx                                                                                                            | -0.3      | 42            | V    |
| Current sense output voltage                    | Ox                                                                                                                  | -0.3      | ADREF<br>+0.3 | V    |
| Analog input voltage                            | VDDIO, ADREF                                                                                                        | -0.3      | 8             | V    |
| Digital input voltage                           | ILSx,IHSx, EN, DRVOFF, SCLK, NCS, SDI, RSTN, CSM, B_EN                                                              | -0.3      | 18            | V    |
| Analog input voltage                            | SCTH                                                                                                                | -0.3      | 18            | V    |
| Difference one GND or NC to any other GND or NC | GNDA, GNDL, GNDLS_B, PGND, NC                                                                                       | -0.3      | 0.3           | V    |
| Maximum slew rate of SHSx pins                  | SR <sub>SHS</sub>                                                                                                   | -150      | 150           | V/µs |
| Analog/digital output voltages                  | ERR, SDO, PHxC, RO                                                                                                  | -0.3      | 8             | V    |
| Unused pins. Connect to GND                     | TEST, AMUX, NC                                                                                                      | -0.3      | 0.3           | V    |
| Analog input voltage                            | RI                                                                                                                  | -0.3      | 18            | V    |
| Internal supply voltage                         | VCC3                                                                                                                | -0.3      | 3.6           | V    |
| Internal supply voltage                         | VCC5                                                                                                                | -0.3      | 8             | V    |
| Current sense input current                     | INx, IPx clamping current, Clamping current                                                                         | -5        | 5             | mA   |
| c forced input current                          |                                                                                                                     | -10       | 10            | mA   |
| Forced input/output current                     | ERR, SDO, PHxC, RO                                                                                                  | -10       | 10            | mA   |
| Short-to-ground current                         | I_VCC5, Internal current limit                                                                                      |           | 40            | mA   |
| Short-to-ground current                         | VCC3, Limited by VCC5                                                                                               |           | 40            | mA   |
| Operating virtual junction temperature          | e range, T <sub>J</sub>                                                                                             | -40       | 150           | °C   |
| Storage temperature range, T <sub>stg</sub>     |                                                                                                                     | -40       | 165           | °C   |

<sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

## 6.2 ESD Ratings

|             |                         |                                 |                                 | VALUE | UNIT |
|-------------|-------------------------|---------------------------------|---------------------------------|-------|------|
|             |                         | Human body model (HBM),         | SHSx to SHSx and GND            | ±4000 |      |
| $V_{(ESD)}$ | Electrostatic discharge | per AEC Q100-002 <sup>(1)</sup> | all other pins to any other pin | ±2000 | V    |
|             |                         | Charged device model (CDM), p   | per AEC Q100-011                | ±500  |      |

(1) AEC Q100-002 indicates HBM stressing is done in accordance with the ANSI/ESDA/JEDEC JS-001 specification.

<sup>(2)</sup> All voltages are with respect to network ground terminal, unless otherwise specified.



## **6.3 Recommended Operating Conditions**

over operating temperature  $T_J$  = -40°C to 150°C. Over recommended operating conditions VS = 4.75 to 30 V,  $f_{PWM}$  < 30 kHz (unless otherwise noted)

|                    |                                             |                                                                                                                                        | MIN   | NOM | MAX  | UNIT |
|--------------------|---------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------|-------|-----|------|------|
| VS                 | Supply voltage, normal voltage operation    | Full device functionality. Operation at VS = $4.75 \text{ V}$ only when coming from higher VS. Min. VS for start-up = $4.85 \text{ V}$ | 4.75  |     | 30   | V    |
| VSLO               | Supply voltage, logic operation             | Logic functional (during battery cranking after coming from full device functionality)                                                 | 3     |     | 40   | V    |
| VDDIO              | Supply voltage for digital IOs              |                                                                                                                                        | 2.7   |     | 5.5  | V    |
| D                  | Duty cycle of bridge drivers                |                                                                                                                                        | 0%    |     | 100% |      |
| f <sub>PWM</sub>   | PWM switching frequency                     |                                                                                                                                        | 0     |     | 30   | kHz  |
| TJ                 | Junction temperature                        |                                                                                                                                        | -40   |     | 150  | °C   |
| T <sub>A</sub>     | Operating ambient free-air temperature      | With proper thermal connection                                                                                                         | -40   |     | 125  | °C   |
| $V_{INx}, V_{IPx}$ | Current sense input voltage range           | Relative to GNDA                                                                                                                       | -0.14 |     | 1.6  | V    |
| ADREF              | Clamping voltage for current sense amplifie | er outputs O 1/ 2/ 3/ 4                                                                                                                | 0.7   |     | 5    | V    |
| I_VCC3             | VCC3 output current                         | Intended for MCU ADC input                                                                                                             | 0     |     | 100  | μΑ   |
| C_VCC3             | VCC3 decoupling capacitance                 |                                                                                                                                        | 1     | 4.7 | 22   | nF   |
| I_VCC5             | VCC5 output current                         | Intended for MCU ADC input                                                                                                             | 0     |     | 100  | μA   |
| C_VCC5             | VCC5 decoupling capacitance                 |                                                                                                                                        | 1     | 4.7 | 470  | nF   |

## 6.4 Thermal Information

|                       |                                              | DRV3201     |      |
|-----------------------|----------------------------------------------|-------------|------|
|                       | THERMAL METRIC                               | PAP (HTQFP) | UNIT |
|                       |                                              | 64 PINS     |      |
| $R_{\theta JA}$       | Junction-to-ambient thermal resistance       | 21.6        | °C/W |
| $R_{\theta JC(top)}$  | Junction-to-case (top) thermal resistance    | 10.9        | °C/W |
| $R_{\theta JB}$       | Junction-to-board thermal resistance         | 4.5         | °C/W |
| ΨЈТ                   | Junction-to-top characterization parameter   | 0.1         | °C/W |
| ΨЈВ                   | Junction-to-board characterization parameter | 4.4         | °C/W |
| R <sub>0JC(bot)</sub> | Junction-to-case (bottom) thermal resistance | 0.3         | °C/W |



### 6.5 Electrical Characteristics

over operating temperature  $T_J = -40^{\circ}\text{C}$  to 150°C and recommended operating conditions, VS = 4.75 to 30 V,  $f_{PWM} < 30 \text{ kHz}$  (unless otherwise noted)

|                          | PARAMETER                                                                              | TEST CONDITIONS                                                                                                                        | MIN                | TYP | MAX  | UNIT |
|--------------------------|----------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------|--------------------|-----|------|------|
| POWER SUI                | PPL Y                                                                                  |                                                                                                                                        |                    |     |      |      |
| I <sub>VSq</sub>         | VS quiescent current shut down (sleep mode)                                            | VS = 14 V, no operation, T <sub>J</sub> < 85°C EN = low, RSTN = high <sup>(1)</sup> total leakage current on all supply connected pins |                    |     | 30   | μA   |
| I <sub>VSn</sub>         | VS quiescent current normal operation (boost converter enabled, drivers not switching) | See Figure 14 and Figure 15.                                                                                                           |                    | 20  | 40   | mA   |
| VCC5                     | Internal supply voltage                                                                | VS > 6 V, external load current < 100 μA. Decoupling capacitance is typically 4.7 nF.                                                  | 4.7                |     | 5.3  | V    |
| VCC3                     |                                                                                        | VS > 3 V, external load current < 100 μA. Decoupling capacitance is typically 4.7 nF.                                                  | 2.1 <sup>(2)</sup> |     | 3.6  | V    |
|                          | Internal supply voltage                                                                | VS >4.75 V, external load current < 100μA. Decoupling capacitance is typically 4.7 nF.                                                 | 3.15               |     | 3.45 | V    |
| CURRENT S                | SENSE AMPLIFIER FIRST STAGES                                                           |                                                                                                                                        |                    |     |      |      |
| V <sub>off1/2</sub>      | Initial input offset of amplifiers at $T_J = 25$ °C                                    |                                                                                                                                        | -1                 | 0   | 1    | mV   |
| V <sub>off1/2 d</sub>    | Temperature and aging offset                                                           |                                                                                                                                        | -1                 | 0   | 1    | mV   |
|                          |                                                                                        | 0 V < INx, IPx < 1 V pin-to-pin and pin-to-ground                                                                                      | -0.5               |     | 0.5  | μA   |
| I <sub>leak,INxIPx</sub> | Input leakage current INx, IPx                                                         | -0.3 V < INx, IPx < 0 V pin-to-pin and pin-to-ground                                                                                   | -50                |     | 0.5  | μA   |
| G <sub>o1/2</sub>        | DC open loop gain                                                                      | See Note (3)                                                                                                                           | 80                 |     |      | dB   |
| V <sub>O1/2_N</sub>      | Nominal output voltage range                                                           | Normal voltage operation, VS ≥ 6 V, ADREF = 5 V; 0.5-mA load current                                                                   | 0.5                |     | 4.5  | V    |
| V <sub>O1/2_L</sub>      | Output voltage range during low voltage operation                                      | Low voltage operation, 4.75 V ≤ VS ≤ 6 V, ADREF = 5 V; 0.5-mA load current                                                             | 0.5                |     | 4    | V    |
| GBP <sub>1/2</sub>       | Gain bandwidth product (GBP)                                                           | 0.5 V ≤ O1/2 ≤ 4.5 V <sup>(3)</sup>                                                                                                    | 5                  |     |      | MHz  |
| SR <sub>1/2</sub>        | Slew rate                                                                              | 0.5 V ≤ O1/2 ≤ 4.5 V, capacitor load = 25 pF                                                                                           | 2.9                |     | 15   | V/µs |
| PSRR <sub>1/2</sub>      | Power supply rejection ratio                                                           | VS to O1/2. Decoupling capacitance is typically 4.7 nF on VCC5 and VCC3. (3)                                                           |                    | 80  |      | dB   |
| CMRR <sub>1/2</sub>      | Common mode rejection ratio                                                            | IN1/2 or IP1/2 to O1/2 (3)                                                                                                             |                    | 80  |      | dB   |
| CURRENT S                | SENSE AMPLIFIER SECOND STAGES                                                          |                                                                                                                                        |                    |     | ļ    |      |
| V <sub>off3/4</sub>      | Initial input offset of amplifiers at T <sub>J</sub> = 25 °C                           | VRO = 2.5 V                                                                                                                            | -5                 | 0   | 5    | mV   |
| V <sub>off3/4_d</sub>    | Temperature and aging offset                                                           |                                                                                                                                        | -3                 | 0   | 3    | mV   |
| V <sub>O3/4_N</sub>      | Nominal output voltage range                                                           | Normal voltage operation, VS ≥ 6 V, ADREF = 5 V; 0.5-mA load current                                                                   | 0.5                |     | 4.5  | V    |
| V <sub>O3/4_L</sub>      | Output voltage range during low voltage operation                                      | Low voltage operation, 4.75 V ≤ VS ≤ 6 V, ADREF = 5 V; 0.5-mA load current                                                             | 0.5                |     | 4    | ٧    |
| GBP <sub>3/4</sub>       | Gain bandwidth product (GBP)                                                           | 0.5 V ≤ O3/4 ≤ 4.5 V, gain = 8 <sup>(3)</sup>                                                                                          | 5                  |     |      | MHz  |
| SR <sub>3/4</sub>        | Slew rate                                                                              | 0.5 V ≤ O3/4 ≤ 4.5 V, capacitor load = 25 pF                                                                                           | 2.9                |     | 15   | V/µs |
| G1                       | Gain1                                                                                  | , , , , , , , , , , , , , , , , , , , ,                                                                                                | 1.98               | 2   | 2.02 | V/V  |
| G2                       | Gain2                                                                                  |                                                                                                                                        | 3.96               | 4   | 4.04 | V/V  |
| G3                       | Gain3                                                                                  |                                                                                                                                        | 5.82               | 6   | 6.18 | V/V  |
| G4                       | Gain4                                                                                  |                                                                                                                                        | 7.84               | 8   | 8.16 | V/V  |
| PSRR <sub>3/4</sub>      | Power supply rejection ratio                                                           | VS to O3/4 decoupling capacitance is typically 4.7 nF on VCC5 and VCC3. (3)                                                            |                    | 80  |      | dB   |
| SHIFT BUFF               | ER                                                                                     |                                                                                                                                        |                    |     |      |      |
| VRI                      | Shift input voltage range                                                              |                                                                                                                                        | 0.1                |     | 2.6  | V    |
| VRO                      | Shift output voltage range                                                             |                                                                                                                                        | 0.1                |     | 2.6  | V    |
| VR <sub>offset</sub>     | Shift voltage offset                                                                   |                                                                                                                                        |                    |     | 5    | mV   |
| I <sub>RO</sub>          | Shift output current capability                                                        |                                                                                                                                        |                    |     | 5    | mA   |
|                          | Input leakage current RI                                                               | VRI = 2.5 V, pin-to-ground                                                                                                             | -0.2               |     | 0.2  | μΑ   |
| I <sub>leak,RI</sub>     | input leakage current Ki                                                               | VIXI = 2.5 V, PIII-10-GIOUIIU                                                                                                          | -0.2               |     | 0.2  | μΑ   |

<sup>(1)</sup> The DRV3201 can only enter Sleep Mode when EN is set to low while RSTN is kept high. Once the device is in Sleep Mode (100 µs after EN has been set low), the RSTN pin can be set low without affecting the Sleep Mode

(3) Specified by design

after EN has been set low), the RSTN pin can be set low without affecting the Sleep Mode.

(2) Lower limit of functional range dependent of internal PowerOnReset level for internal digital logic. It is specified by VS > 3 V the internal digital logic is operational and not put into PowerOnReset.



## **Electrical Characteristics (continued)**

over operating temperature  $T_J = -40^{\circ}\text{C}$  to 150°C and recommended operating conditions, VS = 4.75 to 30 V,  $f_{PWM} < 30 \text{ kHz}$  (unless otherwise noted)

|                          | PARAMETER                                                                   | TEST CONDITIONS                                                                                                  | MIN      | TYP     | MAX             | UNIT |
|--------------------------|-----------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------|----------|---------|-----------------|------|
| ADREF                    |                                                                             |                                                                                                                  |          |         |                 |      |
| V <sub>oxm</sub>         | Maximum DC voltage of O1/2/3/4 relative to ADREF                            | ADREF = 3.3/ 5 V; Ox-ADREF                                                                                       | -0.25    | 0.03    | 0.25            | V    |
| V <sub>oxos</sub>        | Overshoot of O1/2/3/4 over ADREF                                            | Ox-ADREF; for < 1 µs; never higher than 5 V over GND <sup>(3)</sup>                                              |          |         | 1.2             | V    |
| I <sub>ADREF</sub>       | Bias current for voltage clamping circuit                                   | ADREF = 3.3/5 V, pin-to-ground                                                                                   |          |         | 150             | μA   |
| GATE-DRIVE               | R                                                                           |                                                                                                                  |          |         |                 |      |
| $V_{GS,low}$             | Gate-source voltage low high/low-side driver                                | Active pulldown, I <sub>load</sub> = -2 mA                                                                       | 0        |         | 0.2             | ٧    |
| R <sub>GSp</sub>         | Passive gate-source resistance                                              | V <sub>gs</sub> ≤ 200 mV                                                                                         | 80       | 500     | 700             | kΩ   |
| R <sub>GSsa</sub>        | Semi-active gate-source resistance                                          | In sleep mode, V <sub>gs</sub> > 2 V                                                                             |          | 7       | 8               | kΩ   |
| R <sub>GSa2</sub>        | Active gate-source resistance                                               | V <sub>gs</sub> < 1 V, gate driven low by gate-driver, Regyx = 100                                               |          |         | 2.3             | Ω    |
| R <sub>GSa1</sub>        | Active gate-source resistance                                               | V <sub>as</sub> < 1 V, gate driven low by gate-driver, Regyx = 010                                               |          |         | 4.5             | Ω    |
| R <sub>GSa0</sub>        | Active gate-source resistance                                               | V <sub>as</sub> < 1 V, gate driven low by gate-driver, Regyx = 001                                               |          |         | 9               | Ω    |
| $V_{GS,HS,high}$         | high-side output voltage                                                    | $I_{load} = -2 \text{ mA}$                                                                                       | 9        |         | 12.8            | V    |
| V <sub>GS,LS,high</sub>  | low-side output voltage                                                     | $I_{load} = -2 \text{ mA}$                                                                                       | 9        |         | 12.8            | V    |
| IGC2C                    | Gate charge current high/low-side driver 2                                  | 2 V ≤ (VGLSx-VSLSx) ≤ 5 V, Regyx = 100, if not disabled in CFG1                                                  | 0.4      | 0.57    | 0.74            | Α    |
| IGC1C                    | Gate charge current high/low-side driver 1                                  | 2 V ≤ (VGLSx-VSLSx) ≤ 5 V , Regyx = 010, if not disabled in CFG1                                                 | 0.2      | 0.29    | 0.37            | Α    |
| IGC0C                    | Gate charge current high/low-side driver 0                                  | 2 V ≤ (VGLSx-VSLSx) ≤ 5 V, Regyx = 001, if not disabled in CFG1                                                  | 0.1 0.14 |         | 0.18            | Α    |
| IGD2D                    | Gate discharge current high/low-side driver 2                               | 2 V ≤ (VGLSx-VSLSx) ≤ 5 V, Regyx = 100, if not disabled in CFG1                                                  | 0.4      | 0.57    | 0.74            | Α    |
| IGD1D                    | Gate discharge current high/low-side driver 1                               | 2 V ≤ (VGLS-VSLS) ≤ 5 V, Regyx = 010, if not disabled in CFG1                                                    | 0.2      | 0.29    | 0.37            | Α    |
| IGD0D                    | Gate discharge current high/low-side driver 0                               | 2 V ≤ (VGLS-VSLS) ≤ 5 V, Regyx = 001, if not disabled in CFG1                                                    | 0.1      | 0.14    | 0.18            | Α    |
| A <sub>dt</sub>          | Accuracy of dead time                                                       | If not disabled in CFG1                                                                                          | -15%     |         | 15%             |      |
| BOOST CON                | VERTER                                                                      |                                                                                                                  |          |         |                 |      |
| I <sub>BOOSTn</sub>      | BOOST pin quiescent current normal                                          | 4.75 V < VS < 32 V                                                                                               |          |         | 20              | mA   |
|                          | operation (drivers not switching)                                           | 4.75 V < VS < 32 V (>25°C)                                                                                       |          |         | 15              | mA   |
| I <sub>BOOST,sw</sub>    | BOOST pin additional load current due to switching gate-drivers             | Without external power FETS (pure internal switching current, 30kHz all gate-drivers switching at the same time) |          |         | 3               | mA   |
| V <sub>BOOST</sub>       | Boost output voltage                                                        | BOOST-VS voltage                                                                                                 | 13.8     | 15      | 16              | V    |
| I <sub>BOOST</sub>       | Output current capability                                                   | Including Iboostn                                                                                                | 40       |         |                 | mA   |
| f <sub>BOOST</sub>       | Switching frequency                                                         | BOOST-VS > V <sub>BOOSTUV</sub> <sup>(4)</sup>                                                                   | 2        | 2.5     | 3               | MHz  |
| V <sub>BOOSTUV</sub>     | Undervoltage shutdown Level                                                 | BOOST-VS voltage                                                                                                 | 11       |         | 11.9            | V    |
| V <sub>GNDLS_B,off</sub> | Voltage at GNDLS_B pin at which boost FET switches off due to current limit |                                                                                                                  | 70       | 100     | 130             | mV   |
| I <sub>SW,fail</sub>     | Internal second level current limit                                         |                                                                                                                  | 420      |         | 700             | mA   |
| R <sub>DS(on)</sub>      | Resistance BOOST FET                                                        |                                                                                                                  | 0.48     |         | 1.2             | Ω    |
| DIGITAL INP              | JTS                                                                         | 1                                                                                                                |          |         |                 |      |
| INL                      | Input low threshold                                                         | All digital inputs: RSTN, B_EN, NCS, DRVOFF, ILSx, IHSx, CSM, SDI, SCLK                                          |          |         | 0.9             | V    |
| ENL                      | EN input low threshold                                                      |                                                                                                                  |          |         | 0.27 ×<br>VDDIO | ٧    |
| INH                      | Input high threshold                                                        | All digital inputs: RSTN, B_EN, NCS, DRVOFF, ILSx, IHSx, CSM, SDI, SCLK                                          | 2.3      |         |                 | ٧    |
| ENH                      | EN input high threshold                                                     |                                                                                                                  | 0.65 ×   | : VDDIO |                 | V    |
| Inhys                    | Input hysteresis                                                            | All digital inputs: RSTN, B_EN, NCS, DRVOFF, ILSx, IHSx, CSM, SDI, SCLK                                          | 0.3      | 0.8     | 1               | V    |
|                          |                                                                             | i l                                                                                                              |          |         |                 |      |

(4) During start-up when BOOST-VS <  $V_{\mbox{\footnotesize{BOOSTUV}}}$  ,  $f_{\mbox{\footnotesize{BOOST}}}$  is typically 1.25 MHz.



## **Electrical Characteristics (continued)**

over operating temperature  $T_J = -40^{\circ}\text{C}$  to 150°C and recommended operating conditions, VS = 4.75 to 30 V,  $f_{PWM} < 30 \text{ kHz}$  (unless otherwise noted)

|                       | PARAMETER                                          | TEST CONDITIONS                                                 | MIN             | TYP             | MAX             | UNIT |
|-----------------------|----------------------------------------------------|-----------------------------------------------------------------|-----------------|-----------------|-----------------|------|
| EN Inhys              | EN input hysteresis                                |                                                                 | 0.18 ×<br>VDDIO | 0.25 ×<br>VDDIO | 0.48 ×<br>VDDIO | V    |
| $R_{pd,EN}$           | Input pulldown resistor at EN pin                  | EN                                                              | 170             | 200             | 300             | kΩ   |
| R <sub>pullup</sub>   | Input pullup resistance                            | RSTN, B_EN, NCS, DRVOFF                                         | 100             | 140             | 200             | kΩ   |
| R <sub>pulldown</sub> | Input pulldown resistance                          | ILSx, IHSx, CSM, SDI                                            | 100             | 140             | 200             | kΩ   |
| DIGITAL OU            | TPUTS                                              |                                                                 |                 |                 |                 |      |
| ОН                    | Output high voltage                                | All digital outputs: ERR, SDO, PHxC, I = ±2 mA;                 | VE              | DIO -0.2        |                 | V    |
| OL                    | Output low voltage                                 | VDDIO in functional range <sup>(5)</sup>                        |                 |                 | 0.2             | V    |
| VDS MONIT             | ORING                                              |                                                                 |                 |                 |                 |      |
| V <sub>SCTH</sub>     | VDS short circuit threshold input range            | If not disabled in CFG1                                         | 0               |                 | 2.5             | V    |
| A <sub>vds</sub>      | Accuracy of VDS monitoring                         | (VSCTH x VDS Monitoring Scale Factor (CFG0 bits 5:3)) >= 250 mV | -250            |                 | 250             | mV   |
| THERMAL S             | HUTDOWN                                            |                                                                 |                 |                 |                 |      |
| T <sub>msd0</sub>     | Thermal recovery                                   |                                                                 | 140             | 150             |                 | °C   |
| T <sub>msd1</sub>     | Thermal warning                                    | G N (3)                                                         | 160             | 170             |                 | °C   |
| T <sub>msd2</sub>     | Thermal global reset                               | See Note (3)                                                    | 175             | 190             | 205             | °C   |
| T <sub>hmsd</sub>     | Thermal shutdown hysteresis                        |                                                                 |                 | 40              |                 | °C   |
| PHASE COM             | MPARATOR                                           |                                                                 | *               |                 |                 |      |
| $V_{PCHth}$           | Phase comparator high threshold                    |                                                                 | 0.65 ×<br>VSH   |                 | 0.88 ×<br>VSH   |      |
| V <sub>PCLth</sub>    | Phase comparator low threshold                     |                                                                 | 0.15 ×<br>VSH   |                 | 0.4 ×<br>VSH    |      |
| R <sub>VSH</sub>      | Resistance of internal voltage divider to ground   |                                                                 | 170             |                 | 330             | kΩ   |
| VS MONITO             | RING                                               |                                                                 |                 |                 |                 |      |
|                       | Overvoltage shutdown level, OV = OFF               |                                                                 | 29.3            |                 | 30.7            | V    |
| $V_{VSOV}$            | Recovery level from Overvoltage shutdown, OV = ON  | If not disabled in CFG1                                         | 27.5            |                 | 29.3            | V    |
|                       | Undervoltage shutdown level, UV = OFF              | When coming from higher VS voltage                              | 4.5             |                 | 4.75            | ٧    |
| $V_{VSUV}$            | Recovery level form Undervoltage shutdown, UV = ON | Min. VS for device start-up                                     | 4.6             |                 | 4.85            | V    |
| 11                    | Overvoltage hysteresis                             |                                                                 | 1.2             |                 | 1.8             | V    |
| Hys                   | Undervoltage hysteresis                            |                                                                 | 50              |                 | 300             | mV   |

<sup>(5)</sup> All digital outputs have a push-pull output stage between VDDIO and ground.

Copyright © 2012–2015, Texas Instruments Incorporated



## 6.6 Serial Peripheral Interface Timing

|                    |                                                                          | MIN | NOM | MAX              | UNIT |
|--------------------|--------------------------------------------------------------------------|-----|-----|------------------|------|
| f <sub>SPI</sub>   | SPI clock (SCLK) frequency                                               |     |     | 4 <sup>(1)</sup> | MHz  |
| T <sub>SPI</sub>   | SPI clock period                                                         | 250 |     |                  | ns   |
| t <sub>high</sub>  | High time: SCLK logic high duration                                      | 90  |     |                  | ns   |
| t <sub>low</sub>   | Low time: SCLK logic low duration                                        | 90  |     |                  | ns   |
| t <sub>sMCUs</sub> | Setup time NCS: time between falling edge of NCS and rising edge of SCLK | 90  |     |                  | ns   |
| t <sub>d1</sub>    | Delay time: time delay from falling edge of NCS to data valid at SDO     |     |     | 60               | ns   |
| t <sub>susi</sub>  | Setup time at SDI: setup time of SDI before the rising edge of SCLK      | 30  |     |                  | ns   |
| t <sub>d2</sub>    | Delay time: time delay from falling edge of SCLK to data valid at SDO    | 0   |     | 45               | ns   |
| t <sub>hcs</sub>   | Hold time: time between the falling edge of SCLK and rising edge of NCS  | 45  |     |                  | ns   |
| t <sub>hlcs</sub>  | SPI transfer inactive time: time between two transfers                   | 250 |     |                  | ns   |
| t <sub>tri</sub>   | 3-state delay time: time between rising edge of NCS and SDO in 3-state   |     |     | 15               | ns   |

<sup>(1)</sup> MAX SPI clock tolerance is ± 10%.

Submit Documentation Feedback

Copyright © 2012–2015, Texas Instruments Incorporated



# 6.7 Switching Characteristics

over operating free-air temperature range (unless otherwise noted)

| PARAMETER                              |                                                                             | TEST CONDITIONS                                        | MIN | NOM | MAX | UNIT |
|----------------------------------------|-----------------------------------------------------------------------------|--------------------------------------------------------|-----|-----|-----|------|
| GATE-DRIV                              | /ER                                                                         |                                                        |     |     |     |      |
| t <sub>Don</sub>                       | Propagation on delay time                                                   | After ILx/IHx rising edge                              |     | 200 | 250 | ns   |
| t <sub>Dondif</sub>                    | Propagation on delay time difference                                        | LSx to LSy and HSx to HSy                              |     |     | 70  | ns   |
| t <sub>Doff</sub>                      | Propagation off delay time                                                  | After ILx/IHx falling edge                             |     | 200 | 350 | ns   |
| t <sub>Doffdiff</sub>                  | Propagation off delay time difference                                       | LSx to LSy and HSx to HSy                              |     |     | 50  | ns   |
| t <sub>Don_Doff_diff</sub>             | Difference between propagation on delay time and propagation off delay time | For each Gate-Driver in each channel                   |     |     | 150 | ns   |
| t <sub>DRVoff</sub>                    | Propagation off (DRVOFF) delay time                                         | After rising edge on DRVOFF                            |     | 200 | 400 | ns   |
| t <sub>ENoff</sub>                     | Propagation off (EN) deglitching time                                       | After falling edge on EN                               |     | 6   |     | μs   |
| t <sub>SD</sub>                        | Time until device enters shutdown                                           | After falling edge on EN                               | 20  |     | 35  | μs   |
| t <sub>RSTNoff</sub>                   | Propagation off (RSTN) delay time                                           | After falling edge on RSTN                             |     | 200 | 400 | ns   |
| BOOST CO                               | NVERTER                                                                     |                                                        |     |     |     |      |
| t <sub>BCSD</sub>                      | Filter time for undervoltage shutdown                                       |                                                        | 5   |     | 6   | μs   |
| t <sub>SW,off</sub>                    | Delay of the GNDLS_B current limit comparator                               | See Note (1)                                           |     |     | 20  | ns   |
| DIGITAL IN                             | PUTS                                                                        |                                                        |     |     |     |      |
| t <sub>deg,ENon</sub>                  | Power-up time after EN pin high from sleep mode to active mode              | After rising edge on EN, time until logic out-of-reset |     | 3   |     | ms   |
| VDS MONIT                              | TORING                                                                      |                                                        |     |     |     |      |
| t <sub>VDS</sub> Detection filter time |                                                                             | Only rising edge of VDS comparators are filtered       |     | 5   |     | μs   |
| THERMAL                                | SHUTDOWN                                                                    |                                                        |     |     |     |      |
| t <sub>TSD</sub>                       | Thermal warning filter time                                                 |                                                        | 40  | 45  | 50  | μs   |
| t <sub>TSD</sub>                       | Thermal shutdown filter time                                                |                                                        | 40  | 45  | 50  | μs   |
| PHASE CO                               | MPARATOR                                                                    |                                                        |     |     |     |      |
| t <sub>DHL</sub>                       | Delay time high-low                                                         | C <sub>out</sub> = 50 pF                               |     | 80  | 120 | ns   |
| t <sub>DLH</sub>                       | Delay time low-high                                                         | C <sub>out</sub> = 50 pF                               |     | 80  | 120 | ns   |
|                                        | Matching between two channels                                               |                                                        | -30 |     | 30  | ns   |
| t <sub>D</sub>                         | Matching between rising and falling edge for each channel                   |                                                        | -30 |     | 30  | ns   |
| VS MONITO                              | DRING                                                                       |                                                        |     |     |     |      |
| t <sub>VS,SHD</sub>                    | Filter time for voltage shutdown                                            |                                                        | 5   |     | 6   | μs   |

<sup>(1)</sup> Specified by design





Figure 1. SPI Timing Parameters

## 6.8 Typical Characteristics



Submit Documentation Feedback

Copyright © 2012–2015, Texas Instruments Incorporated



## 7 Detailed Description

#### 7.1 Overview

The DRV3201-Q1 is designed to control 3 phase brushless DC motors in automotive applications using pulse width modulation. Three high-side and three low-side gate-drivers can be switched individually with low propagation delay. The input logic prevents simultaneous activation of high and low-side driver of the same channel. A configuration and status register can be accessed through the SPI communication interface.

## 7.2 Functional Block Diagram



Copyright © 2012–2015, Texas Instruments Incorporated



## 7.3 Feature Description

## 7.3.1 Supply Concept

The battery voltage functional operation range for the DRV3201-Q1 is from 4.85 V to 30 V. The DRV3201-Q1 operates with either 3.3 V or 5 V MCUs, which can be achieved by connecting the IO voltage of the MCU to the VDD\_IO pin of the DRV3201-Q1, and by connecting the ADC reference voltage of the MCU to the ADREF pin of the DRV3201-Q1. All digital outputs are related to VDDIO, and all analog outputs are related (clamped) to ADREF. All digital inputs are related to the internal supply VCC3, except the EN pin. The gate-drivers for the external power FETs operate even during battery voltage drops down to 4.75 V when coming from full functional battery voltage range. For supply voltage falling less than 4.75 V, the gates of the external FETs are pulled down actively. For supply voltage less than 3 V, these gates are pulled down semi-actively. The minimum start-up battery voltage for the gate-drivers and the internal logic is 4.85 V.

Coming from full functional battery voltage range (that is, from 4.85 V to 30 V) the internal logic, including the SPI interface, operates even during battery voltage drops down to 3 V. When the battery drops less than 3 V, the DRV3201-Q1 triggers a complete internal reset, clearing all internal status bits and registers. Also, the SPI communication to the MCU is disabled when the DRV3201-Q1 logic is put in reset.

The VCC5 is an internal supply for the current sense amplifiers and other internal analog circuitry. The VCC5 pin needs to be externally decoupled with a typical 4.7 nF-capacitance. The VCC5 has an internal current limit to avoid any internal damage due to an external short-to-ground on the VCC5 pin.

The VCC3 is an internal supply for the internal logic. The VCC3 pin needs to be externally decoupled with a typical 4.7-nF capacitance. Because the VCC3 is supplied from the VCC5 regulator, its output is current limited by the VCC5 current limit so any internal damage is avoided in case of an external short-to-ground on the VCC3 pin. In case of a short-to-ground on either the VCC5 pin or the VCC3 pin, the internal logic is put in reset, which is detectable by the MCU because of disabled SPI communication. In this situation it is strongly recommended that the MCU takes necessary action to bring down the EN pin and shut off the DRV3201-Q1 to avoid VCC5 and/or VCC3 overloading for too long.

#### 7.3.1.1 Boost Converter

The boost converter is configured to supply an add-on voltage to the supply voltage. The boost converter requires an external inductance, capacitor, Schottky-diode, and a series resistance in its ground for current sensing. Both the high-side and the low-side gate-drivers are supplied from the boost converter. This allows the DRV3201-Q1 to achieve full-range gate-source driving voltage for all external power FETs even at battery voltage down to 4.75 V. The boost converter has a separate B\_EN pin to enable/disable. When the device is put in sleep mode, the boost converter cannot be enabled.

## 7.3.2 Digital Input, Output Pins

All digital input pins (marked HVI\_D in terminal function table), except the EN pin, have a threshold voltage related to the internal VCC3 supply. Therefore, the state of these input pins is effective regardless of whether the VDDIO level is out of limits. These digital input pins have a fail-safe ESD structure with only a reverse diode path to ground, and no reverse diode path to any supply voltage. Depending on the function, these input pins have an internal passive pulldown or pullup. All digital output pins (marked LVO\_D) have a push-pull stage between VDDIO and ground. Therefore, the logic high-levels are related to VDDIO.

### 7.3.3 Reset

The DRV3201-Q1 can be reset by switching the RSTN to low. When RSTN is low, all status bits and register settings are cleared, the boost converter and the current sense amplifiers are off, and the gate-driver outputs are actively pulled low with the maximum setting for the sink current, hence turning off the external power FETs. The internal supplies VCC3 and VCC5 are still active when RSTN is forced low. The input high and low thresholds of RSTN are related to VCC3, and therefore independent of VDDIO, hence the state of the RSTN pin is effective regardless of whether the VDDIO level is out of limits. Once the RSTN pin has been set low, the device cannot enter Sleep Mode.



#### 7.3.4 Current Measurement

The two channel current measurement is measured by the voltage drop across two external shunt resistors. It contains one shift buffer, two first and two second stages.

#### 7.3.4.1 Shift Buffer

The DRV3201-Q1 offers a unity gain amplifier that is normally used to support a shift voltage with lower output impedance. This allows each current sense path to handle negative common mode voltages across the external shunt resistor. The shift voltage is applied externally on the RI pin, with the actual shift voltage buffered on the RO pin.

The RI input pin is a high-impedance input to a MOS gate with internal ESD protection to ground. There is no reverse pullup path present to any supply (fail-safe ESD structure).

## 7.3.4.2 Two First Stage Amplifiers

A first stage operational amplifier operates with an external resistor network for higher flexibility to adjust the current measurement to the application requirements.

In the recommended application, a shift voltage that may be based on an external reference (for example, an external voltage regulator) can be added to move the transfer curve. Each channel of the first amplifier has its own output going to the input of the MCU ADC.

The input of the first stage is high voltage compatible, so the device can be used to measure the voltage drop across the low-side MOSFET for low requirement applications. The maximum output voltage of the O1 and O2 pins is clamped to the ADREF voltage.

The input pins INx and IPx pin are high-impedance inputs to a MOS gate with internal ESD protection to ground. There is no reverse pullup path present to any supply (fail-safe ESD structure).

#### 7.3.4.3 Two Second Stage Amplifiers

The second stage amplifiers with a separately programmable gain enable a higher resolution measurement at low current. They can be directly connected to inputs of the MCU ADC.

The gain of the second stage amplifiers is programmable by SPI in steps two, four, six and eight using the CFG2 register.

The maximum output voltage of the O3 and O4 pins is clamped to the ADREF voltage.

## 7.3.4.4 ADREF Voltage Clamp

The maximum output voltage of pins O1–O4 is clamped to the voltage applied to ADREF by an active clamp. The ADREF voltage is the reference supply voltage for the ADC in the MCU, so the outputs O1–O4 have a maximum signal range related to the input range of the ADC in the MCU. The active clamp consumes a maximum of  $100~\mu A$  from the ADREF pin.



### 7.3.5 Diagnostics and Protection

The DRV3201-Q1 has a wide range of features that help to grant the application a high safety level.

#### 7.3.5.1 Monitored Errors

The following sections describe the monitored errors. The handling of these errors is described in the *Configurable Safety Mode* section.

#### 7.3.5.1.1 Drain Source Voltage Monitoring

The DRV3201-Q1 provides a drain-source voltage monitoring feature for each external power MOSFET. After input pin IHSx/ILSx goes high to turn on the external power MOSFET, its drain-source voltage is monitored. If this voltage stays higher than the VDS threshold for filter-time (t<sub>vds</sub>) then the error is raised and the status flag for this power MOSFET is set.

The internal VDS threshold for the VDS monitoring can be set by an external analog input level on the SCTH pin, and can be scaled in eight steps with a factor between 0 and 1 through SPI in configuration register 0 (CFG0), bits 5:3.

The VDS comparator configuration for each gate-driver is shown in Figure 4. As shown in Figure 4, the VSH pin is used as sense input voltage for the high-side VDS comparators. Externally, this VSH pin should be connected to the star-point of the positive supply of the power-stages.



Figure 4. VDS Comparator Configuration for Each Driver-Stage

Submit Documentation Feedback

Copyright © 2012–2015, Texas Instruments Incorporated



To verify the proper operation of the VDS comparators during normal operation, either the scale factor can be lowered through SPI, or the SCTH voltage can be externally lowered. This sets a lower VDS threshold (depending mostly on the random comparator offset < ± 250 mV) which causes the comparators to toggle at relative low current through the external power FETs (during normal operation without overcurrent). This is shown in Figure 5. During this verification, the error-handling of the VDS errors can be disabled as described in the *Configurable Safety Mode* section (configuration register 1 (CFG1), bits 3:4), such that the VDS errors are flagged in the SPI status register 0 (STAT0) and at the ERR pin only. The SCTH pin is a high-impedance input to a MOS gate with internal ESD protection to ground. There is no reverse pullup path present to any supply (fail-safe ESD structure).



NOTE: Low-Side Given as Example, Principle Also Applies to High-Side.

Figure 5. Checking VDS Comparators During Normal Operation

Copyright © 2012–2015, Texas Instruments Incorporated



#### 7.3.5.1.2 Shoot Through Detection and Programmable Dead Time

The DRV3201-Q1 provides a mechanism that prevents both external MOSFETs of each power-stage from switching on at the same time connecting VS directly to GND. If the digital inputs try to force the device to switch on high-side and low-side gate-drivers of one power-stage, the error is raised in the status register and the bridges are switched according to Figure 6.



Figure 6. Driver Output During Input Failures

The dead time can be programmed in eight steps from 200 ns to 3000 ns in configuration register 0, bits 2:0. The programmed dead time is valid for all three power-stages. An internal 10-MHz oscillator is used as a time reference for creating the dead-time steps.

The dead time can be disabled in the configurable safety mode (see Configurable Safety Mode) when operating in direct mode. PWM mode does not support disabling the programmable dead time.



### 7.3.5.1.3 Boost Undervoltage Error

If the boost converter output voltage is below the undervoltage threshold level  $V_{VBOOST,UV}$  (11 V to 11.9 V) for  $t_{BCSD}$  (5  $\mu$ s–6  $\mu$ s), the boost undervoltage flag is set accordingly in SPI status register 1 (STAT1). Depending on the configured safety mode (see *Configurable Safety Mode*), all gate-driver outputs are pulled low, and the ERR pin is pulled low.

#### 7.3.5.1.4 VS Undervoltage Shutdown

If the VS voltage drops below the undervoltage threshold level  $V_{VS,UV}$  (4.5 V to 4.75 V) for  $t_{VS,SHD}$  (5  $\mu$ s to 6  $\mu$ s), the VS undervoltage flag is set in SPI status register 1 (STAT1), the gate-driver outputs are pulled low, and the ERR pin is pulled low. This happens regardless of the configured safety mode (see *Configurable Safety Mode*). The SPI interface works down to 3 V. Below 3 V on VS, internal reset occurs.

#### 7.3.5.1.5 VS Overvoltage Error

If the VS voltage exceeds the overvoltage threshold level  $V_{VS,OV}$  (29.3 V to 30.7 V) for  $t_{VS,SHD}$  (5  $\mu$ s to 6  $\mu$ s), the VS overvoltage flag is set in SPI status register 1 (STAT1). Depending on the configured safety mode (see *Configurable Safety Mode*), all gate-driver outputs are pulled low, and the ERR pin is pulled low.

#### 7.3.5.1.6 VS Comparator Check

The VS undervoltage and overvoltage comparators can be checked by using the loss of clock (LOC) test/VS comparator bit in configuration register 0 (CFG0). As long as this bit is set the comparators toggle and flag the undervoltage and the overvoltage at the same time. The error handling is active, so the bridges shut down and the ERR pin is pulled low. To reset the flags the LOC test /VS comparator bit needs to be reset and then the flags need to be read through SPI. After this, the ERR pin goes up again. This self-check is combined with the loss of clock self-test (see *Loss of Clock*).

#### 7.3.5.1.7 Overtemperature Warning and Shutdown

The thermal overload detection and protection of the device is based on five temperature sensors and two thresholds  $T_{msd1}$  (thermal warning) and  $T_{msd2}$  (thermal global reset):



Figure 7. Thermal Shutdown

### Normal operation of the device:

Gate-drivers and boost converter are fully operational.

#### Thermal warning – overtemperature warning flag is set to 1:

• Thermal warning, stored in overtemperature warning bit in status register 0 (STAT0). This bit is reset after a read out of this register by the MCU.

### Global reset - device in shutdown:

- An internal reset is generated.
- The boost converter is stopped.
- However, the temperature monitor block monitors the temperature and does not release the reset until the temperature drops below T<sub>msd0</sub>.
- Thermal hysteresis avoids any oscillation between shutdown and restart.
- The overtemperature shutdown is filtered with t<sub>TSD</sub> (no unwanted shutdown by noise).

Copyright © 2012–2015, Texas Instruments Incorporated



#### 7.3.5.1.8 SPI Error

If the DRV3201-Q1 receives an invalid write or read access, the SPI OK bit in status register 1 (STAT1) is set to 0. This bit is set to 1 after a read out of this register by the MCU.

#### 7.3.5.1.9 EEPROM CRC Check

After each wake up to active mode, the DRV3201-Q1 performs an EEPROM CRC check. If the calculated CRC8 checksum does not match the CRC8 checksum stored in the EEPROM, the EEPROM Data CRC Failed flag is set in status register 1 (STAT1).

#### 7.3.5.1.10 Configuration Data CRC Check

The DRV3201-Q1 offers a security feature to permanently ensure configuration integrity employing a CRC8 checksum mechanism. The MCU can start a CRC8 checksum calculation within the DRV3201-Q1 over all configuration registers by setting bit 0 in the CRC control register (CRCCTL) to 1. This bit stays set until the CRC calculation is finished. There may not be any write access while the CRC engine is running, otherwise the CRC8 checksum becomes corrupt. The CRC8 checksum value calculated by the DRV3201-Q1 is stored in the CRC calculated checksum register (CRCCALC).

The MCU itself can also calculate the expected CRC8 checksum value, based on the vector given below, and store this expected value in the CRC expected checksum register (CRCEXP). This should be done before the MCU initiates the CRC8 checksum calculation within the DRV3201-Q1. After the DRV3201-Q1 does the CRC calculation, if the expected CRC stored in the CRCEXP register does not match the calculated CRC in CRCCALC register, the Configuration Data CRC Failed flag is set in status register 1 (STAT1).

The MCU may then read back all configuration registers to search for the bit error and perform corrective actions.

The CRC8 calculation mechanism is a generic one with following presets:

• The polynomial used is: (0 1 2 8)

Initial value is: 11111111

See Table 1 for CRC data vector.

Table 1. CRC Data Vector

| Bit Number | CRC8 Data Bus Values |
|------------|----------------------|
| [47:40]    | CFG0                 |
| [39:32]    | CFG1                 |
| [31:28]    | CFG2                 |
| [27:22]    | CURR0                |
| [21:16]    | CURR1                |
| [15:10]    | CURR2                |
| [ 9: 4]    | CURR3                |
| [ 3: 0]    | 0000                 |

#### 7.3.5.1.11 Loss of Clock

If the internal clock gets stuck, the loss of clock monitor pulls the ERR pin low. During a test of this block the ERR is also low. This self-check is combined with the VS comparator self-test (see VS Comparator Check).

## 7.3.5.2 Error Indication on ERR Pin

The ERR pin is an indicator for a detected error condition. It may act as interrupt to the external MCU, after which the MCU reads all status registers to determine which error condition is detected. After entering active mode this pin remains high as long as no error condition is detected, in case of a detected error condition the ERR pin goes low. Error reporting occurs according to Table 2.



### Table 2. Error Reporting in the Safety Modes

| CSM    | ERR pin configuration (CFG1) | Description                                                              |  |  |  |
|--------|------------------------------|--------------------------------------------------------------------------|--|--|--|
| LOW    | Do not care                  | All error conditions are flagged on ERR pin                              |  |  |  |
| 111011 | 1                            | ERR pin only shows errors for protective actions that are enabled in CSM |  |  |  |
| HIGH   | 0                            | All error conditions are flagged on ERR pin                              |  |  |  |

The ERR pin goes up again after a read out of the respective error flag in the status register once the respective violation condition disappears. In case the MCU reads out the respective error flag in the status register while the respective error condition is still present, the ERR pin shows a short positive pulse (pulse width typically 100 ns).

This behavior helps show the distinction between a loss of clock error and a VS undervoltage or overvoltage error flag during self-tests of these safety features. After activation of these self-tests in configuration register 0 (CFG0) bit 6, the ERR pin goes down. After an MCU read out of the VS undervoltage/overvoltage flags in status register 1 (STAT1) bits 1:0, the ERR pin should stay low if the loss of clock self-test is working properly. If the ERR pin shows a positive pulse (pulse width typically 100 ns), this is an indication of a failure in the loss of clock self-test.

#### 7.3.5.3 Additional Safety Features

#### 7.3.5.3.1 IHSx/ILSx Input Readback/Edge Counter

To verify the signal path to the DRV3201-Q1, the device allows reading back the logic level of all IHSx and ILSx inputs from the RB0 address. These values directly reflect the state of the pin and are not registered. It is required to ensure that the state of the IHSx and ILSx pins do not change while reading back their levels through SPI.

IHSx/ILSx Input Readback remains operational even if PWM Mode is chosen. In this case the ILSx Readback may be used to read any logic level signal.

The edge counter allows a more robust and less time critical verification of the ILSx/IHSx signal chain and may be more convenient to use during normal operation. This counter can be used to count the number of edges on one or more IHSx/ILSx inputs. The MCU selects the inputs to be observed and arms the counter by writing to the SPI register RB1. When the start bit is removed the counter stops counting edges. The obtained counter value can be read from the SPI register RB2 and it resets by setting the CLEAR bit in SPI register RB1.

When the counter has reached its maximum value of 255 it stops counting and remains in this state.

IHSx/ILSx edge counter remains operational even if PWM Mode is chosen, and in this case it may be used to count edges at any connected input.

#### 7.3.5.3.2 Gate-Source Voltage Monitoring

The DRV3201-Q1 provides a gate-source voltage monitoring feature for the external MOSFETs. For each external MOSFET, the VGS is monitored by a comparator with 1 V as a lower threshold, and 9 V as a higher threshold.

For each external MOSFET, a status flag is set in SPI status register 2 (STAT2), bits 0:5. Each status bit is set to 1 when the respective VGS rises greater than 9 V and they are set to 0 when the respective VGS drops below 1 V. This feature is intended for diagnostic use after start-up to turn on or turn off the external MOSFETs and check the respective status bits.

### 7.3.5.4 Ultima Ratio Support

Under certain circumstances it may be required to turn on all FETs simultaneously, which is supported by this device. However, to minimize risk of accidental triggering two requirements need to be satisfied:

- 1. The MCU is required to perform an unlock sequence of three different consecutive SPI transfers.
- 2. When the last SPI command is sent all IHSx and ILSx inputs need to be at a high level already.

This feature is only available when operating in direct mode.





Figure 8. State Diagram for Unlocking Ultima Ratio



### 7.3.6 Phase Comparators

The device contains three real time phase comparators usable for sensorless commutation and diagnostics. Each comparator is switching at typically 75% and 25% of the supply voltage, and has an individual digital output going to the MCU. The phase comparators are always active as long as EN is high.



Figure 9. Phase Comparator Rise and Fall Thresholds

### 7.3.6.1 Phase Comparators Application Diagram

The phase comparator configuration is given in Figure 10.



Figure 10. Application Diagram for Phase Comparators

The phase comparators allow:

- Real time observation of the phase switching on node SHSx
- Measurement of the time between the Input IHSx/ILSx and the phase comparator output PHxC
- Verification of time drift in previous measurements and/or other driver-stages

As Figure 10 shows, the VSH and PGND pins are used as sense inputs to create the high-side and low-side threshold levels for the phase comparators. Connect the VSH pin externally to the star-point of the positive supply of the power-stages. The PGND pin is to be connected to the power-ground star-point of the power-stages. The total resistance of the internal voltage divider is typically 248 k $\Omega$ .

Product Folder Links: DRV3201-Q1



#### 7.3.7 Boost Converter

The boost converter is based on a burst mode fixed frequency controller. During the on-time, the internal low-side boost FET is turned on until the current limit level is detected. The off-time is calculated proportionally from an independent 2.5-MHz time-reference by sensing the supply voltage VS and the output voltage VBOOST. A hysteretic comparator (low-level VBOOST-VS = 14 V, high level VBOOST-VS = 16 V) determines starting/stopping the burst pulsing. The nominal switching frequency during the burst pulsing is 2.5 MHz.

The maximum current in the coil can be adjusted by the resistor Rboost\_shunt such that the maximum coil current is limited to 0.1 V/Rboost\_shunt. This current limit is used by the controller to switch off the internal low-side boost FET. TI recommends choosing a coil with a current saturation level of at least 30% above the current limit level set with the resistor Rboost\_shunt.

A second internal current limit is implemented that triggers at higher currents and acts as a second level of protection for the internal low-side boost FET in case the resistor R1 is shorted. If the Rboost\_shunt is shorted, the second current limit is used by the controller to switch off the internal low-side boost FET. Because the second internal current limit is higher than the normal current limit set by Rboost-shunt and only meant for protecting the internal boost FET, the external coil may saturate if the second internal current limit becomes active. To allow the external MCU to detect this possible failure condition, the second internal current limit sets the boost undervoltage flag (register STAT1, bit 2). This causes a shutdown of the gate-drivers depending on the configured safety mode.

To reduce noise level on the chip the boost converter can be switched off during sensitive current measurements with the B\_EN pin. As long as the disable time interval is short enough, the boost output capacitor can keep the boost output voltage high enough. When the boost converter is disabled, the boost undervoltage monitor is active to ensure the driver-stages are still operating correctly. During the boost undervoltage condition, the boost switching frequency folds back to around half the normal operating frequency. This does not affect the current limit.

#### 7.3.8 Gate-Drivers

The DRV3201-Q1 has three high-side and low-side gate-drivers. Each high-side and low-side gate-driver contains a programmable sourcing and sinking current to charge and discharge the gate of the external power FETs.

The digital logic prevents the simultaneous activation of high and low-side gate-driver of one power-stage. If a command from the MCU for simultaneous activation is detected, the failure is flagged in the status register.

## 7.3.8.1 Gate-Driver Slope Control

The DRV3201-Q1 has been designed to support adaptive slope control by programmable sink and source currents to charge and discharge the gates of the external power FETs. Table 3 gives the slope registers which are supported to program the sink and source currents of the gate-drivers.

**Table 3. Slope Configuration Registers** 

| Affected Gate-Drivers | Affected Gate-Drivers Register |              | Current Range | Number of steps |
|-----------------------|--------------------------------|--------------|---------------|-----------------|
| HS1 and HS2           | HS1/2 Slope Register (CURR0)   | Rising Edge  | 140mA-1A      | 8               |
| HS1 and HS2           | HS1/2 Slope Register (CURR0)   | Falling Edge | 140mA-1A      | 8               |
| LS1 and LS2           | LS1/2 Slope Register (CURR1)   | Rising Edge  | 140mA-1A      | 8               |
| LS1 and LS2           | LS1/2 Slope Register (CURR1)   | Falling Edge | 140mA-1A      | 8               |
| HS3                   | HS3 Slope Register (CURR2)     | Rising Edge  | 140mA-1A      | 8               |
| HS3                   | HS3 Slope Register (CURR2)     | Falling Edge | 140mA-1A      | 8               |
| LS3                   | LS3 Slope Register (CURR3)     | Rising Edge  | 140mA-1A      | 8               |
| LS3                   | LS3 Slope Register (CURR3)     | Falling Edge | 140mA-1A      | 8               |



To reduce the risk of a distorted slope due to changing the slope setting, a new slope setting for a rising edge only becomes active after the next falling edge of the affected gate-driver and vice versa for the falling edge. This does not apply directly after wake up to active mode. As long as no low-side or high-side gate-driver has been switched after wake up to active mode, the programmed slope settings are active immediately.

To allow a high scalability of the output FETs and switching speed, there is also one general reduced current mode setting, in which all gate charge/discharge currents are 25% of the programmed settings. Furthermore it is possible to set the drivers to switching mode by setting bit 7 in configuration register 1 (CFG1) to 1. In this setting the drivers are not current limited and limiting the switching speed can be done externally with resistors in the gate lines. In this mode, TI strongly recommends setting the slope registers (CURR0–3) to 0x3F to get the maximum current setting and have the current limiting only from the external resistors.

#### 7.3.8.2 Semi-Active Pulldown Resistor

Each high and low-side driver has a typical 500-k $\Omega$  resistor from gate to source acting as passive pulldown to keep the external power FET turned off in unsupplied conditions. In addition a semi-active pulldown circuit is reducing the gate impedance at a typical voltage of 2 V to about 7 k $\Omega$ . This semi-active pulldown circuit is turned off in normal operation to avoid higher DC current consumption for the gate-driver.

#### 7.3.8.3 Gate-Driver Shutoff Paths

Table 4 summarizes the possible states of the EN, RSTN and DRVOFF pins and the effect on the gate-drivers.

| EN                              | RSTN | DRVOFF              | Any Non-Masked<br>Error                 | Gate-Driver Shutoff                                                                            | Logic                                                          |  |  |
|---------------------------------|------|---------------------|-----------------------------------------|------------------------------------------------------------------------------------------------|----------------------------------------------------------------|--|--|
| Unpowered device <sup>(1)</sup> |      | vice <sup>(1)</sup> | Semi-active pulldown + passive pulldown |                                                                                                |                                                                |  |  |
| 0                               | Х    | Х                   | X                                       | Semi-active pulldown + passive pulldown                                                        | Reset                                                          |  |  |
|                                 | 0    | Х                   | X                                       | Active pulldown                                                                                | Reset                                                          |  |  |
| 4                               |      | 1                   | X                                       | Active pulldown                                                                                | Enabled                                                        |  |  |
| '                               | 1    | 0                   | 1 <sup>(1)</sup>                        | Active pulldown                                                                                | Enabled                                                        |  |  |
|                                 |      | 0                   | 0                                       | Active, controlled by inputs                                                                   | Enabled                                                        |  |  |
| 1 ≥ 0                           | Х    | x x x               |                                         | Active pulldown, afterwards device enters sleep mode ≥ semi-active pulldown + passive pulldown | Enabled during active pulldown, afterwards reset in sleep mode |  |  |

**Table 4. Gate-Driver Shutoff Paths** 

## 7.4 Device Functional Modes

### 7.4.1 Sleep Mode, Active Mode

The EN (Enable) pin puts the device into sleep mode, in which it consumes less than 35  $\mu$ A. At the falling edge on the EN pin, after a typical 6- $\mu$ s deglitch time, the gates of the external power FETs are actively pulled low by the gate-drivers. Afterwards (minimum 20  $\mu$ s, maximum 35  $\mu$ s later) the internal supplies VCC5, VCC3, the boost converter, and the current sense amplifiers are switched off and the gates of the external power FETs are pulled low with a semi-active pulldown resistor (see *Semi-Active Pulldown Resistor*). The internal logic is put in reset state, and all internal registers are cleared. No diagnostic information is available during sleep mode. When putting the device into Sleep Mode, the RSTN pin must be kept high. Once the device is in Sleep Mode (100  $\mu$ s after EN has been set low), the RSTN pin can be set low without affecting the Sleep Mode.

A rising edge on the EN pin puts the device in active mode after typically 3 ms power-up time. In active mode, the supplies VCC5 and VCC3 are present, and the boost converter can be enabled or disabled with the B\_EN pin. Because all internal registers are cleared in sleep mode, the MCU must program the DRV3201-Q1 in the desired settings after each wake up from sleep mode to active mode.

<sup>(1)</sup> For 3 V < VS < 4.75 V, the VS undervoltage detection actively pulls down the gates of the external FETs. For VS < 3 V, these gates are pulled down semi-actively.



## **Device Functional Modes (continued)**

### 7.4.2 Configurable Safety Mode

The DRV3201-Q1 can work in two different safety modes controlled by the external pin CSM, as described in Table 5. This pin can be read back through SPI register RB0.

**Table 5. Safety Modes** 

| CSM  | Description                                                                                                                                                                                                                                                                                                                                                                            |
|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| LOW  | Full safety mode: All internal protection features are activated.                                                                                                                                                                                                                                                                                                                      |
| HIGH | Configurable safety mode: Protective actions as selected in configuration register CFG_REG_1 are enabled and they set diagnostic flags, deselected actions only set diagnostic flags without protective action. With this mode the device can be used outside the normal operation range but below Absolute Maximum Range (see Absolute Maximum Ratings) under responsibility of user. |

Table 6 defines the protective actions taken on certain error conditions. When the device is in full safety mode, all internal protection features are activated, and all protective actions listed below are taken if the respective error condition is detected. When the device is in configurable safety mode (CSM), the error conditions for which CSM is available, the protective action and ERR pin indication (see *Error Indication on ERR Pin*) can be configured with the corresponding bit in CFG1. The diagnostic flags are always set if the respective error condition is present, regardless of the CSM setting.

**Table 6. Error Conditions and Protective Actions** 

| Error Condition                       | Protective Action                                                                                                                                                             | Recovery                                                           | Selectable Through CFG_REG_1 in CSM | Error<br>Indication<br>ERR Pin |
|---------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------|-------------------------------------|--------------------------------|
| VS undervoltage                       | Switch all gate-driver outputs                                                                                                                                                | Flags are cleared with MCU reading                                 | No                                  | Always                         |
| VS overvoltage                        | to low (active pulldown)                                                                                                                                                      | the status register or through RESET. If the failure remains after | Yes                                 | Selectable by                  |
| Boost converter undervoltage          |                                                                                                                                                                               | read out of the register, it is immediately be reported again.     | Yes                                 | CFG_REG_1                      |
| HS VDS error                          |                                                                                                                                                                               |                                                                    | Yes                                 |                                |
| LS VDS-error                          |                                                                                                                                                                               |                                                                    | Yes                                 |                                |
| Programmable dead time window failure | Enforce programmable dead time                                                                                                                                                |                                                                    | Yes                                 |                                |
| Shoot through protection violated     | Switch high-side and low-<br>side gate-driver outputs of<br>affected power-stage to low<br>(active pulldown). If enabled,<br>enforce dead time to high-<br>side and low-side. |                                                                    | No                                  | Always                         |
| SPI error                             | SPI command is ignored                                                                                                                                                        |                                                                    | No                                  | None                           |
| Configuration data CRC error          | Reported through SPI                                                                                                                                                          |                                                                    | No                                  | None                           |
| EEPROM data CRC error                 |                                                                                                                                                                               |                                                                    | No                                  | None                           |
| Overtemperature first threshold       |                                                                                                                                                                               |                                                                    | No                                  | Always                         |
| Overtemperature second threshold      | Shutdown of device                                                                                                                                                            | After thermal recovery device performs power on reset              | No                                  | Always                         |
| LOC error                             | ERR pin low                                                                                                                                                                   |                                                                    | No                                  | Always                         |



## 7.5 Programming

#### 7.5.1 SPI Interface

The SPI slave interface is used for serial communication with external SPI master (external MCU). The SPI communication starts with the NCS falling edge, and ends with NCS rising edge. The NCS high level keeps SPI slave interface in reset state, and SDO output 3-stated.

#### 7.5.1.1 Address Mode Transfer

The address mode transfer is an 8-bit protocol. Both SPI slave and SPI master transmit the MSB first.



NOTE: SPI Master (MCU) and SPI Slave (DRV3201) sample received data on the falling SCLK edge, and transmit on rising SCLK edge B82442A1683K Inductor Used

Figure 11. Single 8-bit SPI Frame/Examples

After the NCS falling edge, the first word of 7 bits are address bits followed by the RW bit. During the first address transfer, the device returns the STAT1 register on SDO. Each complete 8-bit frame is processed. The bits are ignored if NCS goes high before a multiple of 8 bits is transferred.

#### 7.5.1.2 SPI Address Transfer Phase

| Bit      | D7    | D6    | D5    | D4    | D3    | D2    | D1    | D0 |
|----------|-------|-------|-------|-------|-------|-------|-------|----|
| Function | ADDR6 | ADDR5 | ADDR4 | ADDR3 | ADDR2 | ADDR1 | ADDR0 | RW |

| FIELD NAME | BIT DEFINITION       |
|------------|----------------------|
| ADDR [6:0] | Register Address     |
| RW         | RW = 1: Write access |
|            | RW = 0: Read access  |

When RW = 0, the SPI master performs a read access to the selected register. During the following SPI transfer, the device returns the requested register read value on SDO, and interprets SDI bits as a next address transfer.

When RW = 1, the master performs a write access on the selected register. The slave updates the register value during the next SPI transfer (if followed immediately) and returns the current register value on SDO.



### 7.5.1.3 SPI Data Transfer Phase

| Bit      | D7    | D6    | D5    | D4    | D3    | D2    | D1    | D0    |
|----------|-------|-------|-------|-------|-------|-------|-------|-------|
| Function | DATA7 | DATA6 | DATA5 | DATA4 | DATA3 | DATA2 | DATA1 | DATA0 |

| FIELD NAME | BIT DEFINITION                      |  |
|------------|-------------------------------------|--|
| DATA [7:0] | Data value for write access (8-bit) |  |

The table shows a data value encoding scheme during a write access. It is possible to mix the two access modes (write and read access) during one SPI communication sequence (NCS = 0). The SPI communication can be terminated after a single 8-bit SPI transfer by asserting NCS = 1. The device returns STAT1 register (for the very first SPI transfer after power up) or current register value addressed during the SPI transfer address phase.

### 7.5.1.4 Device Data Response

| Bit      | R7   | R6   | R5   | R4   | R3   | R2   | R1   | R0   |
|----------|------|------|------|------|------|------|------|------|
| Function | REG7 | REG6 | REG5 | REG4 | REG3 | REG2 | REG1 | REG0 |

| FIELD NAME | BIT DEFINITION          |
|------------|-------------------------|
| REG [7:0]  | Internal register value |



All unused bits are set to zero.



NOTE: SPI Master (MCU) and SPI Slave (DRV3201) sample received data on the falling SCLK edge, and transmit on rising SCLK edge



\_\_\_\_\_

Figure 12. SPI Frame Examples



## 7.6 Register Maps

| Address   | Name                            | RW | Reset Value |
|-----------|---------------------------------|----|-------------|
| 0x00      | Reserved                        |    |             |
| 0x01      | Configuration Register 0 (CFG0) | RW | 8'h3F       |
| 0x02      | Configuration Register 1 (CFG1) | RW | 8'h3F       |
| 0x03      | Configuration Register 2 (CFG2) | RW | 4'h0        |
| 0x04      | HS1/2 Slope Register (CURR0)    | RW | 6'h3F       |
| 0x05      | LS1/2 Slope Register (CURR1)    | RW | 6'h3F       |
| 0x06      | HS3 Slope Register (CURR2)      | RW | 6'h3F       |
| 0x07      | LS3 Slope Register (CURR3)      | RW | 6'h3F       |
| 0x08-0x0F | Reserved                        |    |             |
| 0x10      | Status Register 0 (STAT0)       | RO | 8'h00       |
| 0x11      | Status Register 1 (STAT1)       | RO | 8'h80       |
| 0x12      | Status Register 2 (STAT2)       | RO | 6'h00       |
| 0x13-0x1F | Reserved                        |    |             |
| 0x20      | CRC Control Register (CRCCTL)   | RW | 1'h0        |
| 0x21      | CRC Calculated (CRCCALC)        | RO | 8'h0        |
| 0x22      | CRC Expected (CRCEXP)           | RW | 8'h0        |
| 0x23      | HS/LS Read Back (RB0)           | RO | 6'h0        |
| 0x24      | HS/LS Count Control (RB1)       | RW | 6'h0        |
| 0x25      | HS/LS Count (RB2)               | RO | 8'h0        |
| 0x26-0x2F | Reserved                        |    |             |
| 0x30      | Ultima Ratio Command (UR)       | RW | 8'h0        |
| 0x31-7F   | Reserved                        |    |             |

# Table 7. Configuration Register 0 (CFG0) (Addr. 0x01)

| Bits | R/W | Reset | Definition                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|------|-----|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7    | RW  | 1'h0  | Current capability 1: Reduced current mode (all gate charge/discharge currents are 25%) 0: Full current mode                                                                                                                                                                                                                                                                                                                                                                                                    |
| 6    | RW  | 1'h0  | Loss of clock detection test/VS comparator test If this bit is set, the clock for LOC monitor is permanently set to high. Additionally, the VS comparators show a VS undervoltage and a VS overvoltage at the same time in status register 1 (STAT1), bits 1:0. Both LOC and VS undervoltage/overvoltage are indicated on the ERR pin. A way to distinguish between LOC and VS undervoltage/overvoltage is described in VS Comparator Check. Once the bit is cleared, the error-flag disappears after read out. |
| 5:3  | RW  | 3'h7  | VDS monitoring scale factor VSCTH/VDS threshold <sup>(1)</sup> 000: 0 001: 1/7 010: 2/7 011: 3/7 100: 4/7 101: 5/7 110: 6/7 111: 1 (Voltage follower)                                                                                                                                                                                                                                                                                                                                                           |
| 2:0  | RW  | 3'h7  | Programmable dead time 000: 200-300 ns 001: 300-400 ns 010: 500-600 ns 011: 900-1000 ns 100: 1400-1500 ns 101: 1900-2000 ns 110: 2400-2500 ns 111: 2900-3000 ns                                                                                                                                                                                                                                                                                                                                                 |

(1) (VSCTH x VDS Monitoring Scale Factor) >= 250 mV

Submit Documentation Feedback

Copyright © 2012–2015, Texas Instruments Incorporated



#### Table 8. Configuration Register 1 (CFG1) (Addr. 0x02)

| Bits | R/W | Reset | Definition                                                                                                                                    |
|------|-----|-------|-----------------------------------------------------------------------------------------------------------------------------------------------|
| 7    | RW  | 1'h0  | O: Adjustable HS/LS currents for rising/falling edges according to registers CURR0–3     1: Unlimited HS/LS currents for rising/falling edges |
| 6    | RW  | 1'h0  | Set PWM mode All gate-drivers can be driven with 3 PWM signals                                                                                |
| 5    | RW  | 1'h1  | ERR pin configuration In CSM, ERR pin only shows errors that are actually handled in CSM if this bit is set or else all errors are flagged    |
| 4    | RW  | 1'h1  | Enable LS VDS error handling in CSM                                                                                                           |
| 3    | RW  | 1'h1  | Enable HS VDS error handling in CSM                                                                                                           |
| 2    | RW  | 1'h1  | Enable programmable dead time in CSM                                                                                                          |
| 1    | RW  | 1'h1  | Enable boost undervoltage handling in CSM                                                                                                     |
| 0    | RW  | 1'h1  | Enable VS overvoltage handling in CSM                                                                                                         |

#### Table 9. Configuration Register 2 (CFG2) (Addr. 0x03)

| Bits | R/W | Reset | Definition                                                                               |
|------|-----|-------|------------------------------------------------------------------------------------------|
| 7:4  | RO  | 1'h0  | Reserved                                                                                 |
| 3:2  | RW  | 2'h0  | Current amplifier gain for second stage second amplifier (O4/O2) 00: 2 01: 4 10: 6 11: 8 |
| 1:0  | RW  | 2'h0  | Current amplifier gain for second stage first amplifier (O3/O1) 00: 2 01: 4 10: 6 11: 8  |

#### Table 10. HS1/2 Slope Register (CURR0) (Addr. 0x04)

| Bits | R/W | Reset | Definition                                                                                                                                                |
|------|-----|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:6  | RO  | 2'h0  | Reserved                                                                                                                                                  |
| 5:3  | RW  | 3'h7  | Adjust HS0/1 current for rising edge<br>000: 140 mA<br>001: 140 mA<br>010: 290 mA<br>011: 430 mA<br>100: 570 mA<br>101: 710 mA<br>110: 850 mA<br>111: 1 A |
| 2:0  | RW  | 3'h7  | Adjust HS0/1current for falling edge<br>000: 140 mA<br>001: 140 mA<br>010: 290 mA<br>011: 430 mA<br>100: 570 mA<br>101: 710 mA<br>110: 850 mA<br>111: 1 A |

Product Folder Links: DRV3201-Q1



# Table 11. LS1/2 Slope Register (CURR1) (Addr. 0x05)

| Bits | R/W | Reset | Definition                                                                                                                                                |
|------|-----|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:6  | RO  | 2'h0  | Reserved                                                                                                                                                  |
| 5:3  | RW  | 3'h7  | Adjust LS0/1 current for rising edge<br>000: 140 mA<br>001: 140 mA<br>010: 290 mA<br>011: 430 mA<br>100: 570 mA<br>101: 710 mA<br>110: 850 mA<br>111: 1 A |
| 2:0  | RW  | 3'h7  | Adjust LS0/1 current for falling edge 000: 140 mA 001: 140 mA 010: 290 mA 011: 430 mA 100: 570 mA 101: 710 mA 110: 850 mA                                 |

## Table 12. HS3 Slope Register (CURR2) (Addr. 0x06)

| Bits | R/W | Reset | Definition                                                                                                                       |
|------|-----|-------|----------------------------------------------------------------------------------------------------------------------------------|
| 7:6  | RO  | 2'h0  | Reserved                                                                                                                         |
| 5:3  | RW  | 3'h7  | Adjust HS2 current for rising edge 000: 140 mA 001: 140 mA 010: 290 mA 011: 430 mA 100: 570 mA 101: 710 mA 110: 850 mA 111: 1A   |
| 2:0  | RW  | 3'h7  | Adjust HS2 current for falling edge 000: 140 mA 001: 140 mA 010: 290 mA 011: 430 mA 100: 570 mA 101: 710 mA 110: 850 mA 111: 1 A |



## Table 13. LS3 Slope Register (CURR3) (Addr. 0x07)

| Bits | R/W | Reset | Definition                                                                                                              |
|------|-----|-------|-------------------------------------------------------------------------------------------------------------------------|
| 7:6  | RO  | 2'h0  | Reserved                                                                                                                |
| 5:3  | RW  | 3'h7  | Adjust LS2 current for rising edge 000: 140 mA 001: 140 mA 010: 290 mA 011: 430 mA 100: 570 mA 101: 710 mA 110: 850 mA  |
| 2:0  | RW  | 3'h7  | Adjust LS2 current for falling edge 000: 140 mA 001: 140 mA 010: 290 mA 011: 430 mA 100: 570 mA 101: 710 mA 110: 850 mA |

## Table 14. Status Register 0 (STAT0) (Addr. 0x10)

| Bits | R/W | Reset | Definition               |
|------|-----|-------|--------------------------|
| 7    | RO  | 1'h0  | Reserved                 |
| 6    | RO  | 1'h0  | Over temperature warning |
| 5    | RO  | 1'h0  | HS2 VDS error            |
| 4    | RO  | 1'h0  | HS1 VDS error            |
| 3    | RO  | 1'h0  | HS0 VDS error            |
| 2    | RO  | 1'h0  | LS2 VDS error            |
| 1    | RO  | 1'h0  | LS1 VDS error            |
| 0    | RO  | 1'h0  | LS0 VDS error            |

## Table 15. Status Register 1 (STAT1) (Addr. 0x11)

| Bits | R/W | Reset | Definition                        |
|------|-----|-------|-----------------------------------|
| 7    | RO  | 1'h1  | SPI OK flag                       |
| 6    | RO  | 1'h0  | Configuration data CRC failed     |
| 5    | RO  | 1'h0  | EEPROM data CRC failed            |
| 4    | RO  | 1'h0  | Programmable dead time violated   |
| 3    | RO  | 1'h0  | Shoot through protection violated |
| 2    | RO  | 1'h0  | Boost undervoltage                |
| 1    | RO  | 1'h0  | VS overvoltage                    |
| 0    | RO  | 1'h0  | VS undervoltage                   |



## Table 16. Status Register 2 (STAT2) (Addr. 0x12)

| Bits | R/W | Reset | Definition                                          |
|------|-----|-------|-----------------------------------------------------|
| 7:6  | RO  | 2'h0  | Reserved                                            |
| 5    | RO  | 1'h0  | HS2 VGS comparator (0 if VGS < 1 V, 1 if VGS > 9 V) |
| 4    | RO  | 1'h0  | HS1 VGS comparator (0 if VGS < 1 V, 1 if VGS > 9 V) |
| 3    | RO  | 1'h0  | HS0 VGS comparator (0 if VGS < 1 V, 1 if VGS > 9 V) |
| 2    | RO  | 1'h0  | LS2 VGS comparator (0 if VGS < 1 V, 1 if VGS > 9 V) |
| 1    | RO  | 1'h0  | LS1 VGS comparator (0 if VGS < 1 V, 1 if VGS > 9 V) |
| 0    | RO  | 1'h0  | LS0 VGS comparator (0 if VGS < 1 V, 1 if VGS > 9 V) |

## Table 17. CRC Control Register (CRCCTL) (Addr. 0x20)

| Bits | R/W | Reset | Definition                                                                                                                                                                                                                                                                                                                                                                                             |
|------|-----|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:1  | RO  | 7'h0  | Reserved                                                                                                                                                                                                                                                                                                                                                                                               |
| 0    | RO  | 1'h0  | Starts configuration data CRC8 calculation. Bit gets cleared when calculation is finished To perform CRC check:  1.Calculate CRC checksum  2.Store calculated checksum in CRCEXP register  3.Set bit 0 CRC control register (CRCCTL) to 1  4.Bit gets cleared when calculation is finished  5.Failing checksum is indicated in STAT1 register  6.Calculated checksum can be read from CRCCALC register |

## Table 18. CRC Calculated Checksum Register (CRCCALC) (Addr. 0x21)

| Bits | R/W | Reset | Definition                                |
|------|-----|-------|-------------------------------------------|
| 7:0  | RO  | 8'h0  | Checksum generated by internal CRC engine |

## Table 19. CRC Expected Checksum Register (CRCEXP) (Addr. 0x22)

| Bits | R/W | Reset | Definition                                        |
|------|-----|-------|---------------------------------------------------|
| 7:0  | RW  | 8'h0  | Checksum externally calculated by microcontroller |

## Table 20. Input Read Back (RB0) (Addr. 0x23)

| Bits | R/W | Reset | Definition |
|------|-----|-------|------------|
| 7    | RO  | 1'h0  | Reserved   |
| 6    | RO  | 1'h0  | CSM input  |
| 5    | RO  | 1'h0  | LS2 input  |
| 4    | RO  | 1'h0  | LS1 input  |
| 3    | RO  | 1'h0  | LS0 input  |
| 2    | RO  | 1'h0  | HS2 input  |
| 1    | RO  | 1'h0  | HS1 input  |
| 0    | RO  | 1'h0  | HS0 input  |



## Table 21. HS/LS Count Control (RB1) (Addr. 0x24)

| Bits | R/W | Reset | Definition                                                |  |  |  |  |
|------|-----|-------|-----------------------------------------------------------|--|--|--|--|
| 7    | RW  | 1'h0  | Clear edge counter This bit has priority over 6 down to 0 |  |  |  |  |
| 6    | RW  | 1'h0  | Start/stop counter 0: Counter stopped 1: Counter running  |  |  |  |  |
| 5    | RW  | 1'h0  | Enable LS2 edge count                                     |  |  |  |  |
| 4    | RW  | 1'h0  | ble LS1 edge count                                        |  |  |  |  |
| 3    | RW  | 1'h0  | Enable LS0 edge count                                     |  |  |  |  |
| 2    | RW  | 1'h0  | Enable HS2 edge count                                     |  |  |  |  |
| 1    | RW  | 1'h0  | Enable HS1 edge count                                     |  |  |  |  |
| 0    | RW  | 1'h0  | Enable HS0 edge count                                     |  |  |  |  |

## Table 22. HS/LS Count (RB2) (Addr. 0x25)

| Bits | R/W | Reset | Definition                                         |
|------|-----|-------|----------------------------------------------------|
| 7:0  | RO  | 8'h0  | HS/LS edge count<br>Counter stops counting at 0xFF |

## Table 23. Ultima Ratio Command (UR) (Addr. 0x30)

| Bits | R/W | Reset | Definition                             |
|------|-----|-------|----------------------------------------|
| 7:0  | RO  | 8'h0  | Ultima ratio command                   |
|      |     |       | See specification for command sequence |

Product Folder Links: DRV3201-Q1



## 8 Application and Implementation

#### **NOTE**

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

## 8.1 Application Information

The DRV3201-Q1 is pre driver for automotive 3 phase brushless DC motor control including safety relevant applications. Because this device has a boost regulator for charging high side gates, it can handle gate charges of 250 nC. And a boost converter allows full control on the power-stages even for low battery voltage down to 4.75 V.



## 8.2 Typical Application

## 8.2.1 3 Phase Motor Driver-IC for Automotive Safety Application



Figure 13. 3 Phase Motor Driver-IC for Automotive Safety Application

Copyright © 2012–2015, Texas Instruments Incorporated



#### 8.2.1.1 Design Requirements

The DRV3201-Q1 is optimized to work with the external components as shown in Figure 13, providing stable operation for the input voltage.

#### 8.2.1.2 Detailed Design Procedure

#### 8.2.1.2.1 Power Consumption

The DRV3201-Q1 has been designed to drive six external power FETs with 250 nC gate charge at 30 kHz PWM frequency. The necessary current for charging the gates of these external power FETs is delivered by the boost converter. The three internal high-side gate-drivers and the three internal low-side gate-drivers are supplied out of the boost converter. The following graphs show the total supply current consumption against the supply voltage for varying boost load current.



In these graphs, the quiescent current consumption from the boost converter taken by the non-switching gate-drivers is taken into account (see, parameter  $R_{GSa2}$  in *Electrical Characteristics*). However, the current consumption from the boost converter due to gate-driver switching is not taken into account. This gate-driver switching current, which forms the actual load current of the boost converter, consists of two components: the internal gate-driver switching currents, and the external FET gate charging currents.

The switching current from the internal gate-drivers (without the external power FETs) is given in parameter  $V_{GS,HS,high}$  in *Electrical Characteristics*, for 30 kHz PWM frequency and all six gate-drivers.

The total load current Iboost is given by the sum of Equation 1 and Equation 2: rivers switching. The expected current consumption from the boost converter due to switching gate-drivers (without the external power FETs) can be calculated as follows:

out the external power FETs) can be calculated as follows:
$$I_{boost,sw} = \frac{f_{PWM} \cdot \#FETs \cdot I_{boost,swmax}}{30 \text{ kHZ} \cdot 6} = \frac{f_{PWM} \cdot \#FETs \cdot 3 \text{ mA}}{30 \text{ kHZ} \cdot 6}$$
(1)

0 Submit Documentation Feedback

Copyright © 2012–2015, Texas Instruments Incorporated



The switching current formed by charging the gates of the external FETs at the given PWM frequency can be calculated as follows:

$$I_{boost,qg} = f_{PWM} \cdot \#FETs \cdot Q_{gate}$$
 (2)

$$I_{boost} = I_{boost,sw} + I_{boost,qg}$$
(3)

#### Calculation example 1:

 $f_{PWM} = 25 \text{ kHz}$   $Q_{gate} = 250 \text{ nC}$  Number of FETs = 6

 $I_{\text{boost sw}} = 25 \text{ kHz} \cdot 6 \cdot 3 \text{ mA} / 30 \text{ kHz} \cdot 6 = 2.5 \text{ mA}$ 

 $I_{boost,qq} = 25 \text{ kHz} \cdot 6 \cdot 250 \text{ nC} = 37.5 \text{ mA}$ 

 $I_{boost} = 2.5 \text{ mA} + 37.5 \text{ mA} = 40 \text{ mA}$ 

Using the IBOOST = 40 mA from Figure 14 and Figure 15, the total current consumption from VS is 130 mA at  $T_A = 25$ °C and for  $T_A = 125$ °C. This gives a total power consumption of 1.82 Watt at  $T_A = 25$ °C and at  $T_A = 125$ °C for VS = 14 V.

#### Calculation example 2:

 $f_{PWM} = 20kHz$   $Q_{gate} = 200nC$ Number of FETs = 6

 $I_{boost.sw} = 20 \text{ kHz} \cdot 6 \cdot 3 \text{ mA} / 30 \text{ kHz} \cdot 6 = 2 \text{ mA}$ 

 $I_{boost.ag}$  = 20 kHz • 6 • 200 nC = 24 mA

 $I_{boost} = 2 \text{ mA} + 24 \text{ mA} = 27 \text{ mA}$ 

To estimate the total current consumption from the VS battery supply, the curve IBOOST = 30 mA from Figure 14 and Figure 15 can be used. From this curve, it follows that for VS = 14 V, the total current consumption from VS is 105 mA at  $T_A$  = 25°C respectively 107 mA at  $T_A$  = 125°C. This gives a total power consumption of 1.47 Watt at  $T_A$  = 25°C respectively, 1.50 Watt at  $T_A$  = 125°C for VS = 14 V.

From these examples, it can be seen how the gate-charge and the PWM frequency impact the load current for the boost converter and the total battery current consumption in Figure 14 and Figure 15. The total power consumption can be calculated from this.

#### 8.2.1.2.2 Boost Converter

The output current capability of the boost converter can be configured with the external Rshunt\_boost resistor to 0.1 V/Rshunt\_boost (note that this resistor must be able to conduct the boost switching current). The output current capability can be dimensioned to the needed current determined by the PWM switching frequency and the gate-charge of the external power FETs. TI recommends choosing a coil having a current saturation level of at least 30% above the current limit level set with the resistor Rboost\_shunt. The operation principle of the boost converter is based on a burst mode fixed frequency controller. During the on-time, the internal low-side boost FET is turned on until the current limit level is detected. The off-time is calculated proportionally from a 2.5 MHz time-reference by sensing the supply voltage VS and the output voltage VBOOST. The formula for the calculated off-time is given in Equation 4, with  $f_{boost} = 2.5$  MHz.

$$t_{\text{off}} = \frac{VS}{V_{\text{BOOST}} \cdot f_{\text{BOOST}}} \tag{4}$$

For steady state, the current in the coil looks like Figure 16.



Figure 16. Coil Current Waveforms in Steady State for Nominal, High and Low Battery Voltage

From this figure, the ripple current and the boost output current can be calculated as follows:

$$IL_{ripple} = \frac{VS}{L \cdot f_{BOOST}} \cdot \left(1 - \frac{VS}{V_{BOOST}}\right) = \frac{(V_{BOOST} - VS) \cdot VS}{L \cdot f_{BOOST} \cdot V_{BOOST}}$$
(5)

$$I_{BOOST} = \frac{VS}{V_{BOOST}} \cdot IL_{curlim} - \frac{1}{2} \cdot \left( \frac{(V_{BOOST} - VS) \cdot VS}{L \cdot f_{BOOST} \cdot V_{BOOST}} \right)$$
(6)

$$f_{BOOST} = 2.5 \text{ MHz; } (V_{BOOST} - VS) = 15 \text{ V; } IL_{curlim} = \left(\frac{0.1 \text{ V}}{R_{shunt\_boost}}\right)$$
 (7)

As can be seen from Equation 6, the boost output current capability for a given IL\_curlim is the lowest for the minimum supply voltage VS. The boost output current capability should be dimensioned (by setting IL\_curlim with external Rshunt\_boost) so the needed output current (based on PWM frequency and gate-charge of the external power FETs) can be delivered at the needed minimum supply voltage for the application. The following equation gives IL\_curlim as a function of IBOOST and VS:

$$IL_{curlim} = I_{BOOST} \cdot \frac{V_{BOOST}}{VS} + 1/2 \cdot \left(\frac{V_{BOOST} - VS}{L \cdot f_{BOOST}}\right)$$
(8)

To set the IL\_curlim, the minimum application supply should be used in this equation and IBOOST according to Equation 3. The minimum application supply voltage the DRV3201-Q1 can support is 4.75 V.

As shown in Equation 6, the boost output current capability increases for higher supply voltage VS. If the boost output current capability is dimensioned so it can deliver the necessary output current for the minimum supply voltage, it actually delivers more current than needed for nominal supply voltage and the boost voltage increases. Therefore, a hysteretic comparator (low level VBOOST-VS = 14 V, high level VBOOST-VS = 16 V) determines starting/stopping the burst pulsing as shown in Figure 17.

The nominal switching frequency during the burst pulsing is 2.5 MHz once the boost has reached steady state. During start-up of the boost, the internal time reference is slower by a factor of three, resulting in three times longer off-times to allow the coil current to decrease sufficiently compared to Equation 4.





Figure 17. Boost Waveforms Showing Burst Pulsing Controlled by Hysteretic Comparator Levels

#### 8.2.1.3 Application Curves



Copyright © 2012–2015, Texas Instruments Incorporated



#### 8.2.2 Electrical Power Steering



Figure 22. Electrical Power Steering Example

#### 8.2.2.1 Design Requirements

For more information, see Design Requirements.

## 8.2.2.2 Detailed Design Procedure

For more information, see the *Power Consumption* and *Boost Converter* sections.

#### 8.2.2.3 Application Curves













#### 8.2.3 Current Sense



Figure 35. Application Circuit for Current Sense

#### 8.2.3.1 Design Requirements

For more information, see Section 8.2.1.1.

#### 8.2.3.2 Detailed Design Procedure

The output voltage at O1/2 is:

$$O_{1/2} = IR_S \frac{R_2}{R_1} + V_{RO}$$
 (9)

The output voltage at O3/4 is:

$$O_{3/4} = g \times (O_{1/2} - V_{RO}) + V_{RO}$$

where

• g is the SPI adjusted gain in the second stage. (10)

For more information, see the *Power Consumption* and *Boost Converter* sections.

Copyright © 2012–2015, Texas Instruments Incorporated



#### 8.2.3.3 Application Curves



#### 8.2.4 Boost Converter

The recommended application for the boost converter is given in Figure 39. For the best performance, a Schottky diode and a 22  $\mu$ H coil is required. The current limit for the internal FET (and the maximum current in the coil) can be adjusted and in the recommended application it is set to 0.1 V/0.33  $\Omega$  = 300 mA.





Figure 39. Recommended Application Circuit for Boost Converter

## 8.2.4.1 Application Curves



Copyright © 2012–2015, Texas Instruments Incorporated



## 9 Power Supply Recommendations

The devices are designed to operate from an input voltage supply range from 4.76 V to 30 V.

#### 10 Layout

#### 10.1 Layout Guidelines

Use the following guidelines when designing a PCB for the DRV3201-Q1:

- In addition to the GND pins, the DRV3201 makes an electrical connection to GND through the PowerPAD.
   Always check to ensure that the PowerPAD has been properly soldered (See PowerPAD application report, SLMA002).
- VS bypass capacitors should be placed close to the power supply terminals (RED).
- VCC5 and VCC5 bypass capacitors should be placed close to their corresponding pins with a low impendance path to the ground plane pin (PURPLE).
- GNDA, GNDL, and PGND should all be tied to the ground plane through a low impendance trace/copper fill.
- Add stitching vias to reduce the impendance of the GND path from the top to bottom side.
- Try to clear the space around and underneath the DRV3201-Q1 to allow for better heat spreading from the PowerPAD.
- Route sense lines IPx and INx, each with their own unique trace, directly to either side of the sense resistor.
- Keep BOOST components close to the device and current loops small (GREEN).
- Place sense resistors close to their respective low-side FET (YELLOW).
- Place GNDLS\_B resistor close to device pin (BLUE).

50 Submit Documentation Feedback

Copyright © 2012–2015, Texas Instruments Incorporated



## 10.2 Layout Example



NOTE: The above diagram is meant only to serve as a visualization of the layout guidelines in 10.1. Designing a PCB by copying this layout directly is not recommended.

Figure 42. DRV3201-Q1 Layout Example



## 11 Device and Documentation Support

#### 11.1 Documentation Support

#### 11.1.1 Related Documentation

For related documentation see the following:

PowerPAD™ Thermally Enhanced Package, SLMA002

#### 11.2 Community Resources

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

TI E2E™ Online Community TI's Engineer-to-Engineer (E2E) Community. Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design Support** *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support.

#### 11.3 Trademarks

PowerPAD, E2E are trademarks of Texas Instruments. All other trademarks are the property of their respective owners.

#### 11.4 Electrostatic Discharge Caution



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

#### 11.5 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

## 12 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

Product Folder Links: DRV3201-Q1



## PACKAGE OPTION ADDENDUM

27-Aug-2016

#### **PACKAGING INFORMATION**

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp       | Op Temp (°C) | Device Marking (4/5) | Samples |
|------------------|--------|--------------|--------------------|------|----------------|----------------------------|------------------|---------------------|--------------|----------------------|---------|
| DRV3201QPAPQ1    | ACTIVE | HTQFP        | PAP                | 64   | 160            | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-3-260C-168 HR | -40 to 125   | DRV3201              | Samples |
| DRV3201QPAPRQ1   | ACTIVE | HTQFP        | PAP                | 64   | 1000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-3-260C-168 HR | -40 to 125   | DRV3201              | Samples |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

**Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

**Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.



# **PACKAGE OPTION ADDENDUM**

27-Aug-2016

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

## PACKAGE MATERIALS INFORMATION

www.ti.com 27-Aug-2016

## TAPE AND REEL INFORMATION





| _ |    |                                                           |
|---|----|-----------------------------------------------------------|
|   |    | Dimension designed to accommodate the component width     |
|   | B0 | Dimension designed to accommodate the component length    |
|   | K0 | Dimension designed to accommodate the component thickness |
|   | W  | Overall width of the carrier tape                         |
| ı | P1 | Pitch between successive cavity centers                   |

## QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device         | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|----------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| DRV3201QPAPRQ1 | HTQFP           | PAP                | 64 | 1000 | 330.0                    | 24.4                     | 13.0       | 13.0       | 1.5        | 16.0       | 24.0      | Q2               |

www.ti.com 27-Aug-2016



#### \*All dimensions are nominal

| Device         | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |  |
|----------------|--------------|-----------------|------|------|-------------|------------|-------------|--|
| DRV3201QPAPRQ1 | HTQFP        | PAP             | 64   | 1000 | 367.0       | 367.0      | 45.0        |  |

# PAP (S-PQFP-G64)

# PowerPAD™ PLASTIC QUAD FLATPACK



NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion
- D. This package is designed to be soldered to a thermal pad on the board. Refer to Technical Brief, PowerPad Thermally Enhanced Package, Texas Instruments Literature No. SLMA002 for information regarding recommended board layout. This document is available at www.ti.com <a href="http://www.ti.com">http://www.ti.com</a>.
- E. Falls within JEDEC MS-026

PowerPAD is a trademark of Texas Instruments.



# PAP (S-PQFP-G64)

PowerPAD™ PLASTIC QUAD FLATPACK

#### THERMAL INFORMATION

This PowerPAD™ package incorporates an exposed thermal pad that is designed to be attached to a printed circuit board (PCB). The thermal pad must be soldered directly to the PCB. After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC).

For additional information on the PowerPAD package and how to take advantage of its heat dissipating abilities, refer to Technical Brief, PowerPAD Thermally Enhanced Package, Texas Instruments Literature No. SLMA002 and Application Brief, PowerPAD Made Easy, Texas Instruments Literature No. SLMA004. Both documents are available at www.ti.com.

The exposed thermal pad dimensions for this package are shown in the following illustration.



NOTES: A. All linear dimensions are in millimeters PowerPAD is a trademark of Texas Instruments



# PAP (S-PQFP-G64)

# PowerPAD™ PLASTIC QUAD FLATPACK



NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.

- PowerPAD is a trademark of Texas Instruments
- C. Customers should place a note on the circuit board fabrication drawing not to alter the center solder mask defined pad.
- D. This package is designed to be soldered to a thermal pad on the board. Refer to Technical Brief, PowerPad Thermally Enhanced Package, Texas Instruments Literature No. SLMA002, SLMA004, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com <a href="http://www.ti.com">www.ti.com</a>. Publication IPC-7351 is recommended for alternate designs.
- E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Example stencil design based on a 50% volumetric metal load solder paste. Refer to IPC-7525 for other stencil recommendations.
- F. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



#### IMPORTANT NOTICE

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed.

TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications.

In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms.

No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use.

Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have *not* been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS16949.

#### Products Applications

Audio www.ti.com/audio Automotive and Transportation www.ti.com/automotive **Amplifiers** amplifier.ti.com Communications and Telecom www.ti.com/communications **Data Converters** dataconverter.ti.com Computers and Peripherals www.ti.com/computers **DLP® Products** www.dlp.com Consumer Electronics www.ti.com/consumer-apps DSP dsp.ti.com **Energy and Lighting** www.ti.com/energy Clocks and Timers www.ti.com/clocks Industrial www.ti.com/industrial Interface interface.ti.com Medical www.ti.com/medical Logic Security www.ti.com/security logic.ti.com

Power Mgmt power.ti.com Space, Avionics and Defense www.ti.com/space-avionics-defense

Microcontrollers microcontroller.ti.com Video and Imaging www.ti.com/video

RFID www.ti-rfid.com

OMAP Applications Processors www.ti.com/omap TI E2E Community e2e.ti.com

Wireless Connectivity www.ti.com/wirelessconnectivity