April 1988 Revised January 2004 # 74F399 Quad 2-Port Register #### **General Description** The 74F399 is the logical equivalent of a quad 2-input multiplexer feeding into four edge-triggered flip-flops. A common Select input determines which of the two 4-bit words is accepted. The selected data enters the flip-flops on the rising edge of the clock. #### **Features** - Select inputs from two data sources - Fully positive edge-triggered operation ## **Ordering Code:** | Order Number | Order Number Package Number Package Description | | | | | |--------------|-----------------------------------------------------|------------------------------------------------------------------------------|--|--|--| | 74F399SC | M16A | 16-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-012, 0.150" Narrow | | | | | 74F399SJ | M16D | 16-Lead Small Outline Package (SOP), EIAJ TYPE II, 5.3mm Wide | | | | | 74F399PC | N16E | 16-Lead Plastic Dual-In-Line Package (PDIP), JEDEC MS-001, 0.300" Wide | | | | Device also available in Tape and Reel. Specify by appending suffix letter "X" to the ordering code. #### **Logic Symbols** #### **Connection Diagram** # **Unit Loading/Fan Out** | Pin Names | December 1 | U.L. | Input I <sub>IH</sub> /I <sub>IL</sub> | | |----------------------------------|----------------------------------------|----------|-----------------------------------------|--| | | Description | HIGH/LOW | Output I <sub>OH</sub> /I <sub>OL</sub> | | | S | Common Select Input | 1.0/1.0 | 20 μA/–0.6 mA | | | CP | Clock Pulse Input (Active Rising Edge) | 1.0/1.0 | 20 μA/–0.6 mA | | | $I_{0a}-I_{0d}$ | Data Inputs from Source 0 | 1.0/1.0 | 20 μA/–0.6 mA | | | I <sub>1a</sub> –I <sub>1d</sub> | Data Inputs from Source 1 | 1.0/1.0 | 20 μA/–0.6 mA | | | Q <sub>a</sub> –Q <sub>d</sub> | Register True Outputs | 50/33.3 | −1 mA/20 mA | | ## **Functional Description** The 74F399 is a high-speed quad 2-port registers. They select four bits of data from either of two sources (Ports) under control of a common Select input (S). The selected data is transferred to a 4-bit output register synchronous with the LOW-to-HIGH transition of the Clock input (CP). The 4-bit D-type output register is fully edge-triggered. The Data inputs ( $I_{0x}$ , $I_{1x}$ ) and Select input (S) must be stable only a setup time prior to and hold time after the LOW-to-HIGH transition of the Clock input for predictable operation. #### **Function Table** | | Inputs | | Outputs | |---|----------------|----------------|---------| | S | I <sub>0</sub> | I <sub>1</sub> | Q | | I | I | Х | L | | 1 | h | X | Н | | h | X | 1 | L | | h | Χ | h | Н | - H = HIGH Voltage Level - L = LOW Voltage Level h = HIGH Voltage Level one setup time prior to the LOW-to-HIGH clock transition - $I = LOW\ Voltage\ Level\ one\ setup\ time\ prior\ to\ the\ LOW-to-HIGH$ clock transition - X = Immaterial ## **Logic Diagram** \*F398 Only Please note that this diagram is provided only for the understanding of logic operations and should not be used to estimate propagation delays. #### **Absolute Maximum Ratings**(Note 1) $\begin{array}{ll} \mbox{Storage Temperature} & -65^{\circ}\mbox{C to } +150^{\circ}\mbox{C} \\ \mbox{Ambient Temperature under Bias} & -55^{\circ}\mbox{C to } +125^{\circ}\mbox{C} \\ \end{array}$ Junction Temperature under Bias $-55^{\circ}$ C to $+150^{\circ}$ C $V_{CC}$ Pin Potential to Ground Pin -0.5V to +7.0V Voltage Applied to Output in HIGH State (with V<sub>CC</sub> = 0V) Standard Output -0.5V to V<sub>CC</sub> 3-STATE Output -0.5V to +5.5V Current Applied to Output in LOW State (Max) twice the rated I<sub>OL</sub>(mA) ESD Last Passing Voltage (Min)—74F399 4000V # Recommended Operating Conditions Free Air Ambient Temperature 0°C to +70°C Supply Voltage +4.5V to +5.5V Note 1: Absolute maximum ratings are values beyond which the device may be damaged or have its useful life impaired. Functional operation under these conditions is not implied. Note 2: Either voltage limit or current limit is sufficient to protect inputs. #### **DC Electrical Characteristics** | Symbol | Parameter | | Min | Тур | Max | Units | V <sub>CC</sub> | Conditions | |------------------|---------------------------|---------------------|------|-----|------|-------|-----------------|-----------------------------| | V <sub>IH</sub> | Input HIGH Voltage | | 2.0 | | | V | | Recognized as a HIGH Signal | | V <sub>IL</sub> | Input LOW Voltage | | | | 0.8 | V | | Recognized as a LOW Signal | | V <sub>CD</sub> | Input Clamp Diode Voltag | je | | | -1.2 | V | Min | I <sub>IN</sub> = -18 mA | | V <sub>OH</sub> | Output HIGH | 10% V <sub>CC</sub> | 2.5 | | | V | Min | I <sub>OH</sub> = -1 mA | | | Voltage | $5\% V_{CC}$ | 2.7 | | | V | IVIIII | $I_{OH} = -1 \text{ mA}$ | | V <sub>OL</sub> | Output LOW | 10% V <sub>CC</sub> | | | 0.5 | V | Min | I <sub>OL</sub> = 20 mA | | | Voltage | | | | 0.5 | V | IVIIII | IOL - 20 IIIA | | I <sub>IH</sub> | Input HIGH Current | | | | 5.0 | μΑ | Max | $V_{IN} = 2.7V$ | | I <sub>BVI</sub> | Input HIGH Current | | | | 7.0 | | Max | V <sub>IN</sub> = 7.0V | | | Breakdown Test | | | | 7.0 | μΑ | IVIAX | V <sub>IN</sub> = 7.0V | | I <sub>CEX</sub> | Output HIGH | | | | 50 | | Max | V - V | | | Leakage Current | | | | 30 | μΑ | IVIAX | $V_{OUT} = V_{CC}$ | | $V_{ID}$ | Input Leakage | | 4.75 | | | V | 0.0 | $I_{ID} = 1.9 \mu A$ | | | Test | | 4.75 | | | V | 0.0 | All Other Pins Grounded | | I <sub>OD</sub> | Output Leakage | | | | 3.75 | μА | ıA 0.0 | V <sub>IOD</sub> = 150 mV | | | Circuit Current | | | | 3.73 | μΛ | 0.0 | All Other Pins Grounded | | I <sub>IL</sub> | Input LOW Current | | | | -0.6 | mA | Max | V <sub>IN</sub> = 0.5V | | Ios | Output Short-Circuit Curr | ent | -60 | | -150 | mA | Max | V <sub>OUT</sub> = 0V | | I <sub>CCH</sub> | Power Supply Current | | | 22 | 34 | mA | Max | V <sub>O</sub> = HIGH | | I <sub>CCL</sub> | Power Supply Current | | | 22 | 34 | mA | Max | $V_O = LOW$ | # **AC Electrical Characteristics** | Symbol | Parameter | | $T_A = +25^{\circ}C$ $V_{CC} = +5.0V$ $C_L = 50 \text{ pF}$ | | $T_{A} = 0^{\circ}C \text{ to } +70^{\circ}C$ $V_{CC} = +5.0V$ $C_{L} = 50 \text{ pF}$ | | Units | |------------------|-----------------------|-----|-------------------------------------------------------------|-----|----------------------------------------------------------------------------------------|------|-------| | | | Min | Тур | Max | Min | Max | | | f <sub>MAX</sub> | Input Clock Frequency | 100 | 140 | | 100 | | MHz | | t <sub>PLH</sub> | Propagation Delay | 3.0 | 5.7 | 7.5 | 3.0 | 8.5 | 200 | | t <sub>PHL</sub> | CP to Q or Q | 3.0 | 6.8 | 9.0 | 3.0 | 10.0 | ns | # **AC Operating Requirements** | Symbol | Parameter | | +25°C | $T_A = 0^{\circ}C \text{ to } +70^{\circ}C$ $V_{CC} = +5.0V$ | | Units | | |--------------------|-------------------------|-------------------------|-------|--------------------------------------------------------------|--|-------|--| | Syllibol | raidilletei | V <sub>CC</sub> = +5.0V | | Min Max | | Units | | | t <sub>S</sub> (H) | Setup Time, HIGH or LOW | 3.0 | | 3.0 | | | | | t <sub>S</sub> (L) | I <sub>n</sub> to CP | 3.0 | | 3.0 | | ns | | | t <sub>H</sub> (H) | Hold Time, HIGH or LOW | 1.0 | | 1.0 | | | | | t <sub>H</sub> (L) | I <sub>n</sub> to CP | 1.0 | | 1.0 | | ns | | | t <sub>S</sub> (H) | Setup Time, HIGH or LOW | 7.5 | | 8.5 | | ns | | | t <sub>S</sub> (L) | S to CP | 7.5 | | 8.5 | | 115 | | | t <sub>H</sub> (H) | Hold Time, HIGH or LOW | 0 | | 0 | | no | | | t <sub>H</sub> (L) | S to CP | 0 | | 0 | | ns | | | t <sub>W</sub> (H) | CP Pulse Width | 4.0 | | 4.0 | | ns | | | $t_W(L)$ | HIGH or LOW | 5.0 | | 5.0 | | 115 | | ## Physical Dimensions inches (millimeters) unless otherwise noted 16-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-012, 0.150" Narrow Package Number M16A #### Physical Dimensions inches (millimeters) unless otherwise noted (Continued) 16-Lead Plastic Dual-In-Line Package (PDIP), JEDEC MS-001, 0.300" Wide Package Number N16E Fairchild does not assume any responsibility for use of any circuitry described, no circuit patent licenses are implied and Fairchild reserves the right at any time without notice to change said circuitry and specifications. #### LIFE SUPPORT POLICY FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein: - Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user. - A critical component in any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness. www.fairchildsemi.com